C8051F369-GM Silicon Laboratories Inc, C8051F369-GM Datasheet - Page 131

IC 8051 MCU 16K FLASH 28-QFN

C8051F369-GM

Manufacturer Part Number
C8051F369-GM
Description
IC 8051 MCU 16K FLASH 28-QFN
Manufacturer
Silicon Laboratories Inc
Series
C8051F36xr
Datasheets

Specifications of C8051F369-GM

Program Memory Type
FLASH
Program Memory Size
16KB (16K x 8)
Package / Case
28-QFN
Core Processor
8051
Core Size
8-Bit
Speed
50MHz
Connectivity
SMBus (2-Wire/I²C), SPI, UART/USART
Peripherals
POR, PWM, Temp Sensor, WDT
Number Of I /o
25
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 17x10b; D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
C8051F3x
Core
8051
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
I2C/SMBus/SPI/UART
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
25
Number Of Timers
4
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
KSK-SL-TOOLSTICK, PK51, CA51, A51, ULINK2
Development Tools By Supplier
C8051F360DK
Minimum Operating Temperature
- 40 C
On-chip Adc
21-ch x 10-bit
On-chip Dac
1-ch x 10-bit
A/d Bit Size
10 bit
A/d Channels Available
21
Height
0.83 mm
Length
5 mm
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.7 V
Width
5 mm
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
770-1006 - ISP 4PORT FOR SILABS C8051F MCU336-1410 - KIT DEV FOR C8051F360 FAMILY
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1651

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F369-GM
Manufacturer:
Silicon Labs
Quantity:
135
12.3. External Reset
The external RST pin provides a means for external circuitry to force the device into a reset state. Assert-
ing an active-low signal on the RST pin generates a reset; an external pullup and/or decoupling of the RST
pin may be necessary to avoid erroneous noise-induced resets. See Table 12.1 for complete RST pin
specifications. The PINRSF flag (RSTSRC.0) is set on exit from an external reset.
12.4. Missing Clock Detector Reset
The Missing Clock Detector (MCD) is a one-shot circuit that is triggered by the system clock. If the system
clock remains high or low for more than 100 µs, the one-shot will time out and generate a reset. After a
MCD reset, the MCDRSF flag (RSTSRC.2) will read ‘1’, signifying the MCD as the reset source; otherwise,
this bit reads ‘0’. Writing a ‘1’ to the MCDRSF bit enables the Missing Clock Detector; writing a ‘0’ disables
it. The state of the RST pin is unaffected by this reset.
12.5. Comparator0 Reset
Comparator0 can be configured as a reset source by writing a ‘1’ to the C0RSEF flag (RSTSRC.5).
Comparator0 should be enabled and allowed to settle prior to writing to C0RSEF to prevent any turn-on
chatter on the output from generating an unwanted reset. The Comparator0 reset is active-low: if the non-
inverting input voltage (on CP0+) is less than the inverting input voltage (on CP0-), the device is put into
the reset state. After a Comparator0 reset, the C0RSEF flag (RSTSRC.5) will read ‘1’ signifying
Comparator0 as the reset source; otherwise, this bit reads ‘0’. The state of the RST pin is unaffected by
this reset.
Bit 7:
Bit 6:
Bits 5–0: RESERVED. Read = Variable. Write = don’t care.
SFR Page:
SFR Address:
VDMEN
R/W
Bit7
VDMEN: V
This bit turns the V
until it is also selected as a reset source in register RSTSRC (SFR Definition 12.2). The V
Monitor must be allowed to stabilize before it is selected as a reset source. Selecting the
V
0: V
1: V
V
This bit indicates the current power supply status (V
0: V
1: V
all pages
0xFF
DD
DD
VDDSTAT Reserved Reserved Reserved Reserved Reserved Reserved
DD
DD
DD
DD
Monitor as a reset source before it has stabilized may generate a system reset.
STAT: V
Bit6
R
Monitor Disabled.
Monitor Enabled.
is at or below the V
is above the V
SFR Definition 12.1. VDM0CN: V
DD
DD
Monitor Enable.
Status.
Bit5
R
DD
DD
Monitor circuit on/off. The V
Monitor threshold.
DD
Bit4
R
Monitor threshold.
C8051F360/1/2/3/4/5/6/7/8/9
Rev. 1.0
Bit3
R
DD
DD
Bit2
DD
R
Monitor cannot generate system resets
Monitor Control
Monitor output).
Bit1
R
Bit0
R
Reset Value
Variable
DD
131

Related parts for C8051F369-GM