PIC24FJ256GB206-I/MR Microchip Technology, PIC24FJ256GB206-I/MR Datasheet - Page 24

MCU PIC 16BIT FLASH 256K 64VQFN

PIC24FJ256GB206-I/MR

Manufacturer Part Number
PIC24FJ256GB206-I/MR
Description
MCU PIC 16BIT FLASH 256K 64VQFN
Manufacturer
Microchip Technology
Series
PIC® 24Fr

Specifications of PIC24FJ256GB206-I/MR

Core Size
16-Bit
Program Memory Size
256KB (85.5K x 24)
Core Processor
PIC
Speed
32MHz
Connectivity
I²C, IrDA, SPI, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Number Of I /o
52
Program Memory Type
FLASH
Ram Size
96K x 8
Voltage - Supply (vcc/vdd)
2.2 V ~ 3.6 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-VFQFN, Exposed Pad
Controller Family/series
PIC24
No. Of I/o's
52
Ram Memory Size
96KB
Cpu Speed
32MHz
No. Of Timers
5
No. Of Pwm Channels
9
Processor Series
PIC24FJ
Core
PIC
Data Bus Width
16 bit
Data Ram Size
96 KB
Interface Type
I2C, SPI, UART
Maximum Clock Frequency
32 MHz
Number Of Programmable I/os
29
Number Of Timers
5
Operating Supply Voltage
2.2 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52713-733, 52714-737, 53276-922, EWDSPIC
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, DM240001, MA240021
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 16 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
PIC24FJ256GB210 FAMILY
TABLE 1-3:
DS39975A-page 24
PMA0
PMA1
PMA2
PMA3
PMA4
PMA5
PMA6
PMA7
PMA8
PMA9
PMA10
PMA11
PMA12
PMA13
PMA14
PMA15
PMA16
PMA17
PMA18
PMA19
PMA20
PMA21
PMA22
PMACK1
PMACK2
PMALL
PMALH
PMALU
PMBE0
PMBE1
PMCS1
PMCS2
Legend:
Note 1:
Function
2:
3:
4:
TTL = TTL input buffer
ANA = Analog level input/output
The alternate EPMP pins are selected when the ALTPMP (CW3<12>) bit is programmed to ‘0’.
The PMSC2 signal will replace the PMA15 signal on the 15-pin PMA when CSF<1:0> = 01 or 10.
The PMCS1 signal will replace the PMA14 signal on the 14-pin PMA when CSF<1:0> = 10.
The alternate V
TQFP/QFN
64-Pin
28
27
24
23
45
44
45
44
30
29
16
22
32
31
50
43
30
29
51
8
6
5
4
PIC24FJ256GB210 FAMILY PINOUT DESCRIPTIONS (CONTINUED)
Pin Number
REF
12, 60
59, 11
100-Pin
10,40
40,10
60,12
71
11,59
70
66,9
TQFP
66
pins selected when the ALTVREF (CW1<5>) bit is programmed to ‘0’.
(3)
44
43
14
29
28
50
49
42
41
35
34
71
70
95
92
19
77
69
44
43
14
78
67
(2)
(1)
,18
(1)
,9,
(1)
(1)
(1)
(1)
(1)
(1)
G10, F4
F2, G11
D11
F4,G10
C11
G11,F2
E11,E1
E3,K6
K6,E3
121-Pin
E11
BGA
C11
D11
A10
E10
L11
L10
K7
K3
C4
B5
G2
K7
B9
E8
L8
F3
L2
L7
L5
L8
F3
J7
J5
(2)
(3)
(1)
,E1,
,G1
(1)
(1)
(1)
(1)
(1)
(1)
(1)
I/O
I/O
I/O
I/O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
I
I
ST/TTL Parallel Master Port Acknowledge Input 1.
ST/TTL Parallel Master Port Acknowledge Input 2.
ST/TTL Parallel Master Port Chip Select Strobe 1.
Buffer
Input
ST
ST
ST = Schmitt Trigger input buffer
I
2
C™ = I
Parallel Master Port Address Bit 0 Input (Buffered Slave
modes) and Output (Master modes).
Parallel Master Port Address Bit 1 Input (Buffered Slave
modes) and Output (Master modes).
Parallel Master Port Address bits<22:2>.
Parallel Master Port Lower Address Latch Strobe.
Parallel Master Port Higher Address Latch Strobe.
Parallel Master Port Upper Address Latch Strobe.
Parallel Master Port Byte Enable Strobe 0.
Parallel Master Port Byte Enable Strobe 1.
Parallel Master Port Chip Select Strobe 2.
2
C/SMBus input buffer
Description
 2010 Microchip Technology Inc.

Related parts for PIC24FJ256GB206-I/MR