Z16F2810FI20EG Zilog, Z16F2810FI20EG Datasheet - Page 196

IC ZNEO MCU FLASH 128K 80QFP

Z16F2810FI20EG

Manufacturer Part Number
Z16F2810FI20EG
Description
IC ZNEO MCU FLASH 128K 80QFP
Manufacturer
Zilog
Series
Encore!® ZNEOr
Datasheet

Specifications of Z16F2810FI20EG

Core Processor
ZNEO
Core Size
16-Bit
Speed
20MHz
Connectivity
I²C, IrDA, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
60
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
80-BQFP
Data Bus Width
16 bit
Data Ram Size
4 B
Interface Type
ESPI, I2C, UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
60
Number Of Timers
4
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 12 Channel
For Use With
770-1003 - ISP 4PORT FOR ZILOG ZNEO MCU269-4537 - DEV KIT FOR Z16F ZNEO
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z16F2810FI20EG
Manufacturer:
Zilog
Quantity:
10 000
PS022008-0810
Throughput
ESPI Clock Phase and Polarity Control
ESPIEN1, 0 bits in the control register to
move the data, the transmit and receive data interrupts are disabled through the DIRQE bit
of the control register. In this case error interrupts still occurs and must be handled directly
by the software.
In MASTER mode the maximum SCK rate supported is one-half the system clock
frequency. This is achieved by programming the value 0001H into the baud rate high/low
register pair. Though each character is transferred at this rate, it is unlikely that software
interrupt routines or DMA keeps up with this rate. In SPI mode the transfer will
automatically pause between characters until the current receive character is read and the
next transmit data value is written.
In SLAVE mode, the transfer rate is controlled by the master. As long as the TDRE and
RDRF interrupt or DMA requests are serviced before the next character transfer completes
the slave will keep up with the master. In SLAVE mode, the baud rate is restricted to a
maximum of one-fourth of the system clock frequency to allow for synchronization of the
SCK input to the internal system clock.
The ESPI supports four combinations of SCK phase and polarity using two bits in the
ESPI control register. The clock polarity bit, CLKPOL, selects an active High or active
Low clock and has no effect on the transfer format. The clock phase bit, PHASE, selects
one of two fundamentally different transfer formats. The data is output a half-cycle before
the receive clock edge which provides a half cycle of setup and hold time.
the ESPI clock phase and polarity operation parameters.
Table 94. ESPI Clock Phase (PHASE) and Clock Polarity (CLKPOL) Operation
Transfer Format with Phase Equals Zero
Figure 35
PHASE =
SCK waveforms show polarity with CLKPOL =
PHASE
0
0
1
1
0
on page 181 displays the timing diagram for an SPI type transfer in which
. For SPI transfers the clock only toggles during the character transfer. The two
CLKPOL
0
1
0
1
P R E L I M I N A R Y
SCK Transmit
Falling
Falling
Rising
Rising
Edge
10
or
01
0
and with CLKPOL =
. If the DMA engine is being used to
Enhanced Serial Peripheral Interface
SCK Receive
Falling
Falling
Rising
Rising
Edge
Product Specification
ZNEO
1
. The diagram is
Table 94
SCK Idle
Z16F Series
State
High
High
Low
Low
lists
180

Related parts for Z16F2810FI20EG