MC68HC908MR8CFA Freescale Semiconductor, MC68HC908MR8CFA Datasheet - Page 315

no-image

MC68HC908MR8CFA

Manufacturer Part Number
MC68HC908MR8CFA
Description
IC MCU 8K FLASH 8MHZ PWM 32-LQFP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC68HC908MR8CFA

Core Processor
HC08
Core Size
8-Bit
Speed
8MHz
Connectivity
SCI
Peripherals
LVD, POR, PWM
Number Of I /o
16
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 7x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
32-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC908MR8CFA
Manufacturer:
FREESCALE
Quantity:
1 831
Part Number:
MC68HC908MR8CFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
18.4.4 Continuous Conversion
18.4.5 Result Justification
MC68HC908MR8 — Rev 4.1
Freescale Semiconductor
In the continuous conversion mode, the ADC data registers (ADRH and
ADRL) will be filled with new data after each conversion. Data from the
previous conversion will be overwritten whether that data has been read
or not. Conversions will continue until the ADCO bit is cleared. The
COCO bit is set after the first conversion and will stay set for the next
several conversions until the next write of the ADC status and control
register or the next read of the ADC data register.
The conversion result may be formatted in four different ways:
All four of these modes are controlled using MODE0 and MODE1 bits
located in the ADC clock register (ADCLK).
Left justification will place the eight most significant bits (MSB) in the
corresponding ADC data register high, ADRH. This may be useful if the
result is to be treated as an 8-bit result where the two least significant
bits (LSB), located in the ADC data register low, ADRL, can be ignored.
However, ADRL must be read after ADRH or else the interlocking will
prevent all new conversions from being stored.
Right justification will place only the two MSBs in the corresponding ADC
data register high, ADRH, and the eight LSBs in ADC data register low,
ADRL. This mode of operation is typically used when a 10-bit unsigned
result is desired.
Left justified sign data mode is similar to left justified mode with one
exception. The MSB of the 10-bit result, AD9 located in ADRH, is
complemented. This mode of operation is useful when a result,
represented as a signed magnitude from mid-scale, is needed.
Finally, 8-bit truncation mode will place the eight MSBs in ADC data
register low, ADRL. The two LSBs are dropped. This mode of operation
1. Left justified
2. Right justified
3. Left justified sign data mode
4. 8-bit truncation mode
Analog-to-Digital Converter (ADC)
Analog-to-Digital Converter (ADC)
Functional Description
Technical Data
315

Related parts for MC68HC908MR8CFA