XR18W750IL48-F Exar Corporation, XR18W750IL48-F Datasheet - Page 11

IC WIRELESS UART CTRLR 48QFN

XR18W750IL48-F

Manufacturer Part Number
XR18W750IL48-F
Description
IC WIRELESS UART CTRLR 48QFN
Manufacturer
Exar Corporation
Datasheet

Specifications of XR18W750IL48-F

Package / Case
48-VFQFN Exposed Pad
Function
Controller
Rf Type
General Purpose
Secondary Attributes
I²C Interface
Processor Series
XR18W750
Core
8051
Data Bus Width
8 bit
Data Ram Size
32 KB
Interface Type
I2C, UART
Maximum Clock Frequency
400 KHz
Number Of Timers
1
Operating Supply Voltage
2.25 V to 3.63 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Development Tools By Supplier
XR18W750/753-0A-EB, XR18W750/753-0B-EB
Minimum Operating Temperature
- 40 C
Program Memory Type
EEPROM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XR18W750IL48-F
Manufacturer:
EXAR
Quantity:
120
Part Number:
XR18W750IL48-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
REV. 1.0.0
The RESET input resets the internal registers and the serial interface outputs to their default state (see
Table
the device.
The XR18W750 has the same Device ID as the XR16L275x and XR16V275x. To read the identification code
from the part, it is required to set the baud rate generator registers DLL and DLM both to 0x00. Now reading
the content of the DLM will provide 0x0A and reading the content of DLL will provide the revision of the part; for
example, a reading of 0x01 means revision A.
The enhanced UART has a set of registers for control, monitoring and data loading and unloading. The
configuration register set is compatible to those already available in the standard single 16C550. These
registers function as data holding registers (THR/RHR), interrupt status and control registers (ISR/IER), a FIFO
control register (FCR), receive line status and control registers (LSR/LCR), modem status and control registers
(MSR/MCR), programmable data rate (clock) divisor registers (DLL/DLM), and a user accessible Scratchpad
Register (SPR).
Beyond the general 16C550 features and capabilities, the XR18W750 offers enhanced feature registers
(EMSR, FLVL, EFR, FCTR, TRG, FC) that provide automatic RTS and CTS hardware flow control, FIFO trigger
level control, and FIFO level counters. All the register functions are discussed in full detail later in
UART INTERNAL REGISTERS” on page
The device does not support direct memory access. The DMA Mode (a legacy term) in this document doesn’t
mean “direct memory access” but refers to data block transfer operation. The DMA mode affects the state of
the RXRDY# and TXRDY# output pins. The transmit and receive FIFO trigger levels provide additional
flexibility to the user for block mode operation. The LSR bits 5-6 provide an indication when the transmitter is
empty or has an empty location(s) for more data. The user can optionally operate the transmit and receive
FIFO in the DMA mode (FCR bit-3=1). When the transmit and receive FIFO are enabled and the DMA mode is
disabled (FCR bit-3 = 0), the enhanced UART is placed in single-character mode for data transmit or receive
operation. When DMA mode is enabled (FCR bit-3 = 1), the user takes advantage of block mode operation by
loading or unloading the FIFO in a block sequence determined by the programmed trigger level. In this mode,
the enhanced UART sets the TXRDY# pin when the transmit FIFO becomes full, and sets the RXRDY# pin
when the receive FIFO becomes empty. The following table shows their behavior. Also see Figures
through 21.
3.3
3.4
3.5
3.6
RXRDY#
TXRDY#
P
15). An active high pulse of longer than 40 ns duration will be required to activate the reset function in
INS
Device Reset
Device Identification and Revision
Internal Registers
DMA Mode
LOW = 1 byte.
HIGH = no data.
LOW = THR empty.
HIGH = byte in THR.
(FIFO D
FCR
T
ABLE
BIT
ISABLED
-0=0
3: TXRDY#
)
LOW = at least 1 byte in FIFO.
HIGH = FIFO empty.
LOW = FIFO empty.
HIGH = at least 1 byte in FIFO.
(DMA Mode Disabled)
AND
18.
FCR Bit-3 = 0
RXRDY# O
11
UTPUTS IN
FCR B
IT
HIGH to LOW transition when FIFO reaches the
trigger level, or time-out occurs.
LOW to HIGH transition when FIFO empties.
LOW = FIFO has at least 1 empty location.
HIGH = FIFO is full.
-0=1 (FIFO E
FIFO
AND
WIRELESS UART CONTROLLER
DMA M
(DMA Mode Enabled)
NABLED
FCR Bit-3 = 1
ODE
)
XR18W750
“Section 4.0,
16

Related parts for XR18W750IL48-F