APA075-PQG208 Actel, APA075-PQG208 Datasheet - Page 29

no-image

APA075-PQG208

Manufacturer Part Number
APA075-PQG208
Description
FPGA - Field Programmable Gate Array 75K System Gates
Manufacturer
Actel
Datasheet

Specifications of APA075-PQG208

Processor Series
APA075
Core
IP Core
Maximum Operating Frequency
150 MHz
Number Of Programmable I/os
158
Data Ram Size
27648
Supply Voltage (max)
2.7 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
APA-Eval-Kit, APA-Eval-BRD1, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA, Flashpro 4, Flashpro 3, Flashpro Lite
Mounting Style
SMD/SMT
Supply Voltage (min)
2.3 V
Number Of Gates
75 K
Package / Case
PQFP-208
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
APA075-PQG208
Manufacturer:
Actel
Quantity:
135
Part Number:
APA075-PQG208
Manufacturer:
Freescale
Quantity:
245
Part Number:
APA075-PQG208
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
APA075-PQG208
Manufacturer:
XILINX
0
Part Number:
APA075-PQG208
Manufacturer:
ACTEL/爱特
Quantity:
20 000
Part Number:
APA075-PQG208A
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
APA075-PQG208I
Manufacturer:
LT
Quantity:
3 057
Part Number:
APA075-PQG208I
Manufacturer:
Microsemi SoC
Quantity:
10 000
PLL I/O Constraints
PLL locking is guaranteed only when the following constraints are followed:
Table 2-10 • PLL I/O Constraints
I/O Type
SSO
PLL locking is guaranteed only when using low drive strength and
low slew rate I/O. PLL locking may be inconsistent when using high
drive strength or high slew rate I/Os
APA300
APA600
APA1000
APA300
APA600
APA1000
T
J
v5.9
–40°C
Hermetic packages
Plastic packages
Hermetic packages
Plastic packages
Hermetic packages
Plastic packages
Hermetic packages
Plastic packages
Hermetic packages
Plastic packages
Hermetic packages
Plastic packages
16 SSO
32 SSO
32 SSO
20 SSO
64 SSO
64 SSO
8 SSO
16 SSO
16 SSO
12 SSO
32 SSO
32 SSO
ProASIC
With FIN
outputs
simultaneously
With FIN
outputs switching on positive
clock edge, half switching on
the negative clock edge no less
than 10 ns later
PLUS
Value T
No Constraints
Flash Family FPGAs
50 MHz and half
J
180 MHz and
> –40°C
switching
2-19

Related parts for APA075-PQG208