EPM7064STC44-5N Altera, EPM7064STC44-5N Datasheet - Page 17

IC PLD EEPROM 64 MACROCELL 5NS TQFP44

EPM7064STC44-5N

Manufacturer Part Number
EPM7064STC44-5N
Description
IC PLD EEPROM 64 MACROCELL 5NS TQFP44
Manufacturer
Altera
Series
MAX 7000Sr
Datasheet

Specifications of EPM7064STC44-5N

Cpld Type
EEPROM
No. Of Macrocells
64
No. Of I/o's
68
Propagation Delay
5ns
Global Clock Setup Time
2.9ns
Frequency
175.4MHz
Supply Voltage Range
4.75V To 5.25V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM7064STC44-5N
Manufacturer:
MICRON
Quantity:
2 001
Part Number:
EPM7064STC44-5N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EPM7064STC44-5N
Manufacturer:
ALTERA
0
Part Number:
EPM7064STC44-5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Altera Corporation
f
For more information on using the Jam language, refer to AN 122: Using
Jam STAPL for ISP & ICR via an Embedded Processor.
The ISP circuitry in MAX 7000S devices is compatible with IEEE Std. 1532
specification. The IEEE Std. 1532 is a standard developed to allow
concurrent ISP between multiple PLD vendors.
Programming Sequence
During in-system programming, instructions, addresses, and data are
shifted into the MAX 7000S device through the TDI input pin. Data is
shifted out through the TDO output pin and compared against the
expected data.
Programming a pattern into the device requires the following six ISP
stages. A stand-alone verification of a programmed pattern involves only
stages 1, 2, 5, and 6.
1.
2.
3.
4.
5.
6.
Enter ISP. The enter ISP stage ensures that the I/O pins transition
smoothly from user mode to ISP mode. The enter ISP stage requires
1 ms.
Check ID. Before any program or verify process, the silicon ID is
checked. The time required to read this silicon ID is relatively small
compared to the overall programming time.
Bulk Erase. Erasing the device in-system involves shifting in the
instructions to erase the device and applying one erase pulse of
100 ms.
Program. Programming the device in-system involves shifting in the
address and data and then applying the programming pulse to
program the EEPROM cells. This process is repeated for each
EEPROM address.
Verify. Verifying an Altera device in-system involves shifting in
addresses, applying the read pulse to verify the EEPROM cells, and
shifting out the data for comparison. This process is repeated for
each EEPROM address.
Exit ISP. An exit ISP stage ensures that the I/O pins transition
smoothly from ISP mode to user mode. The exit ISP stage requires
1 ms.
MAX 7000 Programmable Logic Device Family Data Sheet
17

Related parts for EPM7064STC44-5N