LPC2292FBD144 NXP Semiconductors, LPC2292FBD144 Datasheet - Page 22

16/32BIT ARM7 MCU, 256K FLASH, 144LQFP

LPC2292FBD144

Manufacturer Part Number
LPC2292FBD144
Description
16/32BIT ARM7 MCU, 256K FLASH, 144LQFP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LPC2292FBD144

No. Of I/o's
112
Ram Memory Size
16KB
Cpu Speed
60MHz
No. Of Timers
2
No. Of Pwm Channels
6
Digital Ic Case
RoHS Compliant
Core Size
32bit
Program Memory Size
256KB
Oscillator Type
External Only
Controller Family/series
LPC22xx
Rohs Compliant
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2292FBD144
Manufacturer:
NXP
Quantity:
5 000
Part Number:
LPC2292FBD144
Manufacturer:
NXP
Quantity:
2
Part Number:
LPC2292FBD144
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Company:
Part Number:
LPC2292FBD144
Quantity:
3 000
Part Number:
LPC2292FBD144,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC2292FBD144/00
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC2292FBD144/01
Manufacturer:
NXP
Quantity:
5 000
Part Number:
LPC2292FBD144/01
Manufacturer:
NXP
Quantity:
2 000
Part Number:
LPC2292FBD144/01
Manufacturer:
NXP
Quantity:
3
Part Number:
LPC2292FBD144/01
0
Part Number:
LPC2292FBD144/01,5
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC2292_2294_7
Product data sheet
6.14.1 Features
6.15.1 Features
6.14 SSP controller (LPC2292/94/01 only)
6.15 General purpose timers
The SSP is a controller capable of operation on a SPI, 4-wire SSI, or Microwire bus. It can
interact with multiple masters and slaves on the bus. Only a single master and a single
slave can communicate on the bus during a given data transfer. Data transfers are in
principle full duplex, with frames of four to 16 bits of data flowing from the master to the
slave and from the slave to the master.
While the SSP and SPI1 peripherals share the same physical pins, it is not possible to
have both of these two peripherals active at the same time. Application can switch on the
fly from SPI1 to SSP and back.
The Timer/Counter is designed to count cycles of the peripheral clock (PCLK) or an
externally supplied clock and optionally generate interrupts or perform other actions at
specified timer values, based on four match registers. It also includes four capture inputs
to trap the timer value when an input signal transitions, optionally generating an interrupt.
Multiple pins can be selected to perform a single capture or match function, providing an
application with ‘or’ and ‘and’, as well as ‘broadcast’ functions among them.
Compatible with Motorola’s SPI, Texas Instrument’s 4-wire SSI, and National
Semiconductor’s Microwire buses.
Synchronous serial communication.
Master or slave operation.
8-frame FIFOs for both transmit and receive.
Four to 16 bits per frame.
A 32-bit Timer/Counter with a programmable 32-bit Prescaler.
Timer or external event counter operation
Four 32-bit capture channels per timer that can take a snapshot of the timer value
when an input signal transitions. A capture event may also optionally generate an
interrupt.
Four 32-bit match registers that allow:
– Continuous operation with optional interrupt generation on match.
– Stop timer on match with optional interrupt generation.
– Reset timer on match with optional interrupt generation.
Four external outputs per timer corresponding to match registers, with the following
capabilities:
– Set LOW on match.
– Set HIGH on match.
– Toggle on match.
– Do nothing on match.
Rev. 7 — 4 December 2008
16/32-bit ARM microcontrollers with external memory interface
LPC2292/LPC2294
© NXP B.V. 2008. All rights reserved.
22 of 53

Related parts for LPC2292FBD144