EFM32-TG-STK3300 Energy Micro, EFM32-TG-STK3300 Datasheet - Page 127

MCU, MPU & DSP Development Tools TG Starter Kit

EFM32-TG-STK3300

Manufacturer Part Number
EFM32-TG-STK3300
Description
MCU, MPU & DSP Development Tools TG Starter Kit
Manufacturer
Energy Micro
Series
EFM®32r
Type
MCUr

Specifications of EFM32-TG-STK3300

Processor To Be Evaluated
EFM32
Processor Series
EMF32 Tiny Gecko
Data Bus Width
32 bit
Interface Type
USB, JTAG, LCD, Touch Interface
Operating Supply Voltage
5 V
Contents
Board, Cable, CD and Documentation
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
EFM32-TGXXX

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EFM32-TG-STK3300
Manufacturer:
EnergyMi
Quantity:
11
Should Be Zero (SBZ)
Should
Preserved (SBZP)
Thread-safe
Thumb instruction
Unaligned
Undefined
Unpredictable (UNP)
Warm reset
WA
WB
Word
Write
Write-allocate (WA)
Write-back (WB)
Write buffer
Write-through (WT)
2011-02-04 - d0002_Rev1.00
Be
Zero
or
Write as 0, or all 0s for bit fields, by software. Writing as 1 produces
Unpredictable results.
Write as 0, or all 0s for bit fields, by software, or preserved by writing the
same value back that has been previously read from the same field on the
same processor.
In a multi-tasking environment, thread-safe functions use safeguard
mechanisms when accessing shared resources, to ensure correct operation
without the risk of shared access conflicts.
One or two halfwords that specify an operation for a processor to perform.
Thumb instructions must be halfword-aligned.
A data item stored at an address that is not divisible by the number of bytes
that defines the data size is said to be unaligned. For example, a word stored
at an address that is not divisible by four.
Indicates an instruction that generates an Undefined instruction exception.
You cannot rely on the behavior. Unpredictable behavior must not represent
security holes. Unpredictable behavior must not halt or hang the processor,
or any parts of the system.
Also known as a core reset. Initializes the majority of the processor excluding
the debug controller and debug logic. This type of reset is useful if you are
using the debugging features of a processor.
See Write-allocate.
See Write-back.
A 32-bit data item.
Writes are defined as operations that have the semantics of a store. Writes
include the Thumb instructions STM, STR, STRH, STRB, and PUSH.
In a write-allocate cache, a cache miss on storing data causes a cache line
to be allocated into the cache.
In a write-back cache, data is only written to main memory when it is forced
out of the cache on line replacement following a cache miss. Otherwise,
writes by the processor only update the cache. This is also known as
copyback.
A block of high-speed memory, arranged as a FIFO buffer, between the
data cache and main memory, whose purpose is to optimize stores to main
memory.
In a write-through cache, data is written to main memory at the same time
as the cache is updated.
...the world's most energy friendly microcontrollers
127
www.energymicro.com

Related parts for EFM32-TG-STK3300