5M240ZM100C4N Altera, 5M240ZM100C4N Datasheet - Page 132

no-image

5M240ZM100C4N

Manufacturer Part Number
5M240ZM100C4N
Description
ALTERA
Manufacturer
Altera
Series
MAX® Vr
Datasheets

Specifications of 5M240ZM100C4N

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
7.5ns
Voltage Supply - Internal
1.71 V ~ 1.89 V
Number Of Logic Elements/blocks
240
Number Of Macrocells
192
Number Of Gates
-
Number Of I /o
79
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-TFBGA
Lead Free Status / Rohs Status
Vendor undefined / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
5M240ZM100C4N
Manufacturer:
ALTERA
Quantity:
1 100
Part Number:
5M240ZM100C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
5M240ZM100C4N
Manufacturer:
ALTERA
0
Part Number:
5M240ZM100C4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
5M240ZM100C4N/5M240ZM100I5N
Quantity:
1 700
7–30
MAX V Device Handbook
UFM-ERASE
The UFM-ERASE (CE) instruction erases both UFM sector 0 and sector 1 for SPI
Extended Mode. While for SPI Base mode, the CE instruction has the same
functionality as the SECTOR-ERASE (SE) instruction, which erases UFM sector 0 only.
WEN bit and the UFM sectors must not be protected for CE operation to be successful.
nCS must be driven high before the instruction is executed internally. You may poll the
nRDY bit in the software status register for the completion of the internal self-timed CE
cycle. For both SPI Extended mode and Base mode, the CE operation is performed in
the following sequence as shown in
1. nCS is pulled low.
2. Opcode 01100000 is transmitted into the interface.
3. nCS is pulled back to high.
Figure 7–27
Figure 7–27. UFM-ERASE Operation Sequence
shows the UFM-ERASE operation sequence.
SCK
nCS
SI
SO
MSB
0
1
Figure
Instruction
2
8-bit
60
3
H
4
7–27:
5 6 7
High Impedance
Chapter 7: User Flash Memory in MAX V Devices
January 2011 Altera Corporation
Software Support for UFM Block

Related parts for 5M240ZM100C4N