MT8880CE1 Zarlink, MT8880CE1 Datasheet - Page 4

no-image

MT8880CE1

Manufacturer Part Number
MT8880CE1
Description
DTMF TXRX 3.58MHz CMOS 5V 20-Pin PDIP Tube
Manufacturer
Zarlink
Datasheet

Specifications of MT8880CE1

Package
20PDIP
Operating Frequency
3.58 MHz
Typical Supply Current
11 mA
Typical Operating Supply Voltage
5 V
Minimum Operating Supply Voltage
4.75 V
Maximum Operating Supply Voltage
5.25 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT8880CE1
Manufacturer:
Zarlink
Quantity:
2
Part Number:
MT8880CE1
Manufacturer:
ZARLINK
Quantity:
20 000
Receiver Section
Separation of the low and high group tones is achieved by applying the DTMF signal to the inputs of two sixth-order
switched capacitor bandpass filters, the bandwidths of which correspond to the low and high group frequencies
(see Fig. 7). These filters also incorporate notches at 350 Hz and 440 Hz for exceptional dial tone rejection. Each
filter output is followed by a single order switched capacitor filter section which smooths the signals prior to limiting.
Limiting is performed by high-gain comparators which are provided with hysteresis to prevent detection of unwanted
low-level signals. The outputs of the comparators provide full rail logic swings at the frequencies of the incoming DTMF
signals.
Following the filter section is a decoder employing digital counting techniques to determine the frequencies of the
incoming tones and to verify that they correspond to standard DTMF frequencies. A complex averaging algorithm
protects against tone simulation by extraneous signals such as voice while providing tolerance to small frequency
deviations and variations. This averaging algorithm has been developed to ensure an optimum combination of
immunity to talk-off and tolerance to the presence of interfering frequencies (third tones) and noise. When the
detector recognizes the presence of two valid tones (this is referred to as the “signal condition” in some industry
specifications) the “Early Steering” (ESt) output will go to an active state. Any subsequent loss of signal condition
will cause ESt to assume an inactive state.
Steering Circuit
Before registration of a decoded tone pair, the receiver checks for a valid signal duration (referred to as character
recognition condition). This check is performed by an external RC time constant driven by ESt. A logic high on ESt
causes v
remains high) for the validation period (t
tone pair, latching its corresponding 4-bit code (see Figure 7) into the Receive Data Register. At this point the GT
output is activated and drives v
c
(see Figure 5) to rise as the capacitor discharges. Provided that the signal condition is maintained (ESt
c
DIFFERENTIAL INPUT AMPLIFIER
C1 = C2 = 10 nF
R1 = R4 = R5 = 100 kΩ
R2 = 60kΩ, R3 = 37.5 kΩ
R3 = (R2R5)/(R2 + R5)
VOLTAGE GAIN
(A
INPUT IMPEDANCE
(Z
to V
IN
V
diff) = 2 R1
diff) = R5/R1
Figure 4 - Differential Input Configuration
C2
C1
DD
. GT continues to drive high as long as ESt remains high. Finally, after a
GTP
), v
R4
R1
2
Zarlink Semiconductor Inc.
+ (1/ωC)
R3
c
reaches the threshold (V
MT8880C
2
4
R2
R5
IN+
IN-
GS
V
MT8880C
Ref
TSt
) of the steering logic to register the
Data Sheet

Related parts for MT8880CE1