MAX3542CLM+T Maxim Integrated Products, MAX3542CLM+T Datasheet - Page 14

no-image

MAX3542CLM+T

Manufacturer Part Number
MAX3542CLM+T
Description
RF Receiver Single-conversion Te levision tuner Integ
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX3542CLM+T

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Complete Single-Conversion
Television Tuner
The MAX3542 uses a 2-wire I
face consisting of a serial-data line (SDA) and a serial-
clock line (SCL). SDA and SCL facilitate bidirectional
communication between the MAX3542 and the master at
clock frequencies up to 400kHz. The master initiates a
data transfer on the bus and generates the SCL signal to
permit data transfer. The MAX3542 behaves as a slave
device that transfers and receives data to and from the
master. Pull SDA and SCL high with external pullup
resistors (1kΩ or greater) for proper bus operation.
One bit is transferred during each SCL clock cycle. A
minimum of nine clock cycles is required to transfer a
byte in or out of the MAX3542 (8 data bits and an
ACK/NACK). The data on SDA must remain stable during
the high period of the SCL clock pulse. Changes in SDA
while SCL is high and stable are considered control sig-
nals (see the START and STOP Conditions section). Both
SDA and SCL remain high when the bus is not busy.
The master initiates a transmission with a START condi-
tion (S), which is a high-to-low transition on SDA while
SCL is high. The master terminates a transmission with
a STOP condition (P), which is a low-to-high transition
on SDA while SCL is high.
Data transfers are framed with an acknowledge bit
(ACK) or a not-acknowledge bit (NACK). Both the mas-
ter and the MAX3542 (slave) generate acknowledge
bits. To generate an acknowledge, the receiving device
must pull SDA low before the rising edge of the
acknowledge-related clock pulse (ninth pulse) and
keep it low during the high period of the clock pulse.
Figure 1. MAX3542 Slave Address Byte
14
______________________________________________________________________________________
Acknowledge and Not-Acknowledge Conditions
SDA
SCL
NOTE: TIMING PARAMETERS CONFORM WITH I
S
START and STOP Conditions
1
1
2-Wire Serial Interface
2
C-compatible serial inter-
1
2
2
C BUS SPECIFICATIONS.
0
3
SLAVE ADDRESS
0
4
To generate a not-acknowledge condition, the receiver
allows SDA to be pulled high before the rising edge of
the acknowledge-related clock pulse, and leaves SDA
high during the high period of the clock pulse.
Monitoring the acknowledge bits allows for detection of
unsuccessful data transfers. An unsuccessful data
transfer happens if a receiving device is busy or if a
system fault has occurred. In the event of an unsuc-
cessful data transfer, the bus master must reattempt
communication at a later time.
The MAX3542 has a 7-bit slave address that must be
sent to the device following a START condition to initi-
ate communication. The slave address is determined
by the state of the ADDR2 and ADDR1 pins and is
equal to 11000[ADDR2][ADDR1]. The 8th bit (R/W) fol-
lowing the 7-bit address determines whether a read or
write operation occurs. Table 15 shows the possible
address configurations.
The MAX3542 continuously awaits a START condition
followed by its slave address. When the device recog-
nizes its slave address, it acknowledges by pulling the
SDA line low for one clock period; it is ready to accept
or send data depending on the R/W bit (Figure 1).
Table 15. MAX3542 Address Configurations
0
5
ADDR2 ADDR1
0
0
1
1
ADDR2
6
0
1
0
1
ADDR1
7
WRITE ADDRESS
0xC0
0xC2
0xC4
0xC6
R/W
8
ACK
9
READ ADDRESS
Slave Address
0xC1
0xC3
0xC5
0xC7
P

Related parts for MAX3542CLM+T