ISP1507CBS-T NXP Semiconductors, ISP1507CBS-T Datasheet - Page 72

no-image

ISP1507CBS-T

Manufacturer Part Number
ISP1507CBS-T
Description
RF Transceiver USB 2.0 ULPI TRNSCVR
Manufacturer
NXP Semiconductors
Datasheet

Specifications of ISP1507CBS-T

Number Of Transceivers
1
Esd Protection
YeskV
Power Supply Requirement
Single
Operating Supply Voltage (typ)
3.3V
Operating Temperature Classification
Industrial
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Dual Supply Voltage (typ)
Not RequiredV
Dual Supply Voltage (max)
Not RequiredV
Dual Supply Voltage (min)
Not RequiredV
Mounting
Surface Mount
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Lead Free Status / RoHS Status
Compliant
Other names
ISP1507CBS,518
NXP Semiconductors
24. Tables
Table 1.
Table 2.
Table 3.
Table 4.
Table 5.
Table 6.
Table 7.
Table 8.
Table 9.
Table 10. LINESTATE[1:0] encoding for upstream
Table 11. LINESTATE[1:0] encoding for downstream
Table 12. Encoded V
Table 13. V
Table 14. Encoded USB event signals . . . . . . . . . . . . . .26
Table 15. PHY pipeline delays . . . . . . . . . . . . . . . . . . . . .30
Table 16. Link decision times . . . . . . . . . . . . . . . . . . . . .31
Table 17. Immediate register set overview . . . . . . . . . . .43
Table 18. Extended register set overview . . . . . . . . . . . .43
Table 19. VENDOR_ID_LOW - Vendor ID Low
Table 20. VENDOR_ID_HIGH - Vendor ID High
Table 21. PRODUCT_ID_LOW - Product ID Low
Table 22. PRODUCT_ID_HIGH - Product ID High
Table 23. FUNC_CTRL - Function Control register
Table 24. FUNC_CTRL - Function Control register
Table 25. INTF_CTRL - Interface Control register
Table 26. INTF_CTRL - Interface Control register
Table 27. OTG_CTRL - OTG Control register
Table 28. OTG_CTRL - OTG Control register
Table 29. USB_INTR_EN_R_E - USB Interrupt Enable
Table 30. USB_INTR_EN_R_E - USB Interrupt Enable
Table 31. USB_INTR_EN_F_E - USB Interrupt Enable
ISP1507C_ISP1507D_1
Product data sheet
Ordering information . . . . . . . . . . . . . . . . . . . . .3
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . .5
ULPI signal description . . . . . . . . . . . . . . . . . .13
Signal mapping during low-power mode . . . . .14
Signal mapping for 6-pin serial mode . . . . . . .15
Signal mapping for 3-pin serial mode . . . . . . .16
Operating states and their corresponding
resistor settings . . . . . . . . . . . . . . . . . . . . . . . .16
TXCMD byte format . . . . . . . . . . . . . . . . . . . . .22
RXCMD byte format . . . . . . . . . . . . . . . . . . . . .23
facing ports: peripherals . . . . . . . . . . . . . . . . .24
facing ports: host . . . . . . . . . . . . . . . . . . . . . . .24
typical applications . . . . . . . . . . . . . . . . . . . . . .25
register (address R = 00h) bit description . . . .44
register (address R = 01h) bit description . . . .44
register (address R = 02h) bit description . . . .44
register (address R = 03h) bit description . . . .44
(address R = 04h to 06h, W = 04h, S = 05h,
C = 06h) bit allocation . . . . . . . . . . . . . . . . . . .44
(address R = 04h to 06h, W = 04h, S = 05h,
C = 06h) bit description . . . . . . . . . . . . . . . . . .45
(address R = 07h to 09h, W = 07h, S = 08h,
C = 09h) bit allocation . . . . . . . . . . . . . . . . . . .46
(address R = 07h to 09h, W = 07h, S = 08h,
C = 09h) bit description . . . . . . . . . . . . . . . . . .46
(address R = 0Ah to 0Ch, W = 0Ah, S = 0Bh,
C = 0Ch) bit allocation . . . . . . . . . . . . . . . . . . .47
(address R = 0Ah to 0Ch, W = 0Ah, S = 0Bh,
C = 0Ch) bit description . . . . . . . . . . . . . . . . . .47
Rising Edge register (address R = 0Dh to 0Fh,
W = 0Dh, S = 0Eh, C = 0Fh) bit allocation . . . .48
Rising Edge register (address R = 0Dh to 0Fh,
W = 0Dh, S = 0Eh, C = 0Fh) bit description . .48
Falling Edge register (address R = 10h to 12h,
BUS
indicators in RXCMD required for
BUS
voltage state . . . . . . . . . . . . . .24
Rev. 01 — 28 May 2008
Table 32. USB_INTR_EN_F_E - USB Interrupt Enable
Table 33. USB_INTR_STAT - USB Interrupt Status
Table 34. USB_INTR_STAT - USB Interrupt Status
Table 35. USB_INTR_L - USB Interrupt Latch register
Table 36. USB_INTR_L - USB Interrupt Latch register
Table 37. DEBUG - Debug register (address R = 15h)
Table 38. DEBUG - Debug register (address R = 15h)
Table 39. SCRATCH - Scratch register (address R =
Table 40. PWR_CTRL - Power Control register
Table 41. PWR_CTRL - Power Control register
Table 42. Limiting values . . . . . . . . . . . . . . . . . . . . . . . . . 53
Table 43. Recommended operating conditions . . . . . . . . 53
Table 44. Static characteristics: supply pins . . . . . . . . . . 54
Table 45. Static characteristics: digital pins
Table 46. Static characteristics: pin V
Table 47. Static characteristics: analog I/O pins
Table 48. Static characteristics: V
Table 49. Static characteristics: V
Table 50. Static characteristics: resistor reference . . . . . 57
Table 51. Dynamic characteristics: reset and clock . . . . 58
Table 52. Dynamic characteristics: digital I/O pins . . . . . 58
Table 53. Dynamic characteristics: analog I/O pins
Table 54. Recommended bill of materials . . . . . . . . . . . . 62
Table 55. SnPb eutectic process (from J-STD-020C) . . . 67
Table 56. Lead-free process (from J-STD-020C) . . . . . . 67
Table 57. Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . . 68
Table 58. Revision history . . . . . . . . . . . . . . . . . . . . . . . . 69
ULPI HS USB host and peripheral transceiver
W = 10h, S = 11h, C = 12h) bit allocation . . . . 48
Falling Edge register (address R = 10h to 12h,
W = 10h, S = 11h, C = 12h) bit description . . . 48
register (address R = 13h) bit allocation . . . . . 49
register (address R = 13h) bit description . . . . 49
(address R = 14h) bit allocation . . . . . . . . . . . 49
(address R = 14h) bit description . . . . . . . . . . 49
bit allocation . . . . . . . . . . . . . . . . . . . . . . . . . . 50
bit description . . . . . . . . . . . . . . . . . . . . . . . . . 50
16h to 18h, W = 16h, S = 17h, C = 18h)
bit description . . . . . . . . . . . . . . . . . . . . . . . . . 50
(address R = 3Dh to 3Fh, W = 3Dh, S = 3Eh,
C = 3Fh) bit allocation . . . . . . . . . . . . . . . . . . . 50
(address R = 3Dh to 3Fh, W = 3Dh, S = 3Eh,
C = 3Fh) bit description . . . . . . . . . . . . . . . . . . 51
(CLOCK, DIR, STP, NXT, DATA[7:0],
RESET_N/PSW_N) . . . . . . . . . . . . . . . . . . . . . 54
(DP, DM) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55
(DP, DM) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59
ISP1507C; ISP1507D
BUS
BUS
BUS
comparators . . . . 57
resistors . . . . . . . . 57
© NXP B.V. 2008. All rights reserved.
/FAULT . . . . . . 55
71 of 74

Related parts for ISP1507CBS-T