SGTL5000XNAA3R2 Freescale, SGTL5000XNAA3R2 Datasheet - Page 18

no-image

SGTL5000XNAA3R2

Manufacturer Part Number
SGTL5000XNAA3R2
Description
Manufacturer
Freescale
Datasheet

Specifications of SGTL5000XNAA3R2

Single Supply Voltage (typ)
1.8/2.5/3.3V
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SGTL5000XNAA3R2
Manufacturer:
FREESCALE
Quantity:
11 450
Part Number:
SGTL5000XNAA3R2
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
SGTL5000XNAA3R2
0
Company:
Part Number:
SGTL5000XNAA3R2
Quantity:
30 000
PCM Mode
known as DSP mode). This mode is provided to allow
connectivity to external devices such as Bluetooth modules.
PCM mode differs from other interface formats presented in
I2S, Left Justified, and Right Justified
frame clock (I2S_LRCLK) does not represent a different
channel when high or low, but is a bit-wide pulse that marks
the start of a frame. Data is aligned such that the left channel
data is immediately followed by right channel data. Zero
padding is filled in for the remaining bits. The data and frame
DIGITAL AUDIO PROCESSING
(DAP) attached to the source select switch. The digitized
signal from the source select switch can be routed into the
DAP block for audio processing. The DAP has the following
5 sub blocks:
• Dual Input Mixer
18
SGTL500
FUNCTIONAL DEVICE OPERATION
FUNCTIONAL INTERNAL BLOCK DESCRIPTION
The I
The SGTL5000 contains a digital audio processing block
I2S_DIN, DOUT
I2S_DIN, DOUT
2
(SCLKFREQ = 1; MS = 1; SCLK_INV = 1; DLEN = 3; I2S_MODE = 2; LRALIGN = 0)
S port can also be configured into a PCM mode (also
(SCLKFREQ = 1; MS = 1; SCLK_INV = 1; DLEN = 3; I2S_MODE = 2; LRALIGN = 1)
I2S_LRCLK
I2S_LRCLK
I2S_SCLK
I2S_SCLK
L
n
L
L
n
(n-1)
L
(n-1)
Modes, in that the
PCM Format A
CHIP_I2S0_CTRL = 0x01F4
L
PCM Format B
0
CHIP_I2S0_CTRL = 0x01F6
L
0
R
n
R
n
Figure 11. PCM Formats
R
( n-1)
R
(n-1)
R
1
R
0
clock may be configured to clock in on the rising or falling
edge of Bit Clock.
SCLK bit following the I2S_LRCLK transition, as in I
PCM Format B signifies the data word beginning after the
I2S_LRCLK transition, as in Left Justified.
matter. The pulse can range from one cycle high to all but one
cycle high. In master mode, it will be driven one cycle high.
formats in master mode.
• Freescale Surround
• Freescale Bass Enhancement
• 7-Band Parameter EQ / 5-Band Graphic EQ / Tone Control
• Automatic Volume Control (AVC)
which the signal passes through these blocks.
R
L
0
PCM Format A signifies the data word beginning one
In slave mode, the pulse width of the I2S_LRCLK does not
Figures 11
n
(only one can be used at a time)
The block diagram in
L
L
n
( n-1)
L
(n-1)
shows a functional drawing of the different
L
0
L
0
Analog Integrated Circuit Device Data
Figure 12
R
n
R
n
R
(n-1)
R
(n-1)
shows the sequence in
Freescale Semiconductor
R
1
R
0
R
0
2
S Mode.

Related parts for SGTL5000XNAA3R2