S29GL064N90BFI040 Spansion Inc., S29GL064N90BFI040 Datasheet - Page 47

no-image

S29GL064N90BFI040

Manufacturer Part Number
S29GL064N90BFI040
Description
Manufacturer
Spansion Inc.
Datasheet

Specifications of S29GL064N90BFI040

Cell Type
NOR
Density
64Mb
Access Time (max)
90ns
Interface Type
Parallel
Boot Type
Bottom
Address Bus
23/22Bit
Operating Supply Voltage (typ)
3/3.3V
Operating Temp Range
-40C to 85C
Package Type
FBGA
Sync/async
Asynchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8/16Bit
Number Of Words
8M/4M
Supply Current
50mA
Mounting
Surface Mount
Pin Count
48
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S29GL064N90BFI040
Manufacturer:
SPANSION
Quantity:
5 070
Part Number:
S29GL064N90BFI040A
Manufacturer:
INTEL
Quantity:
3 574
10.6
October 29, 2008 S29GL-N_01_12
Chip Erase Command Sequence
Chip erase is a six bus cycle operation. The chip erase command sequence is initiated by writing two unlock
cycles, followed by a set-up command. Two additional unlock write cycles are then followed by the chip erase
command, which in turn invokes the Embedded Erase algorithm. The device does not require the system to
preprogram prior to erase. The Embedded Erase algorithm automatically preprograms and verifies the entire
memory for an all zero data pattern prior to electrical erase. The system is not required to provide any
controls or timings during these operations.
address and data requirements for the chip erase command sequence.
When the Embedded Erase algorithm is complete, the device returns to the read mode and addresses are no
longer latched. The system can determine the status of the erase operation by using DQ7, DQ6, or DQ2.
Refer to
Any commands written during the chip erase operation are ignored. However, note that a hardware reset
immediately terminates the erase operation. If this occurs, the chip erase command sequence should be
reinitiated once the device returns to reading array data, to ensure data integrity.
Figure 10.4 on page 49
parameters, and
Write Operation Status on page 55
Figure 15.7 on page 69
No
illustrates the algorithm for the erase operation. Refer to
D a t a
Sequence in Progress
Program Operation
Write address/data
Write address/data
Program Suspend
or Write-to-Buffer
operation prior to
Device reverts to
S29GL-N MirrorBit
Figure 10.3 Program Suspend/Program Resume
Read data as
XXXh/B0h
Wait 20 μs
XXXh/30h
reading?
required
Done
S h e e t
Yes
for timing diagrams.
Table 10.1 on page 51
for information on these status bits.
®
Flash Family
Write Program Suspend
Command Sequence
Command is also valid for
Erase-suspended-program
operations
Autoselect and SecSi Sector
read operations are also allowed
Data cannot be read from erase- or
program-suspended sectors
Write Program Resume
Command Sequence
and
Table 10.3 on page 53
Table 15.3 on page 67
show the
for
47

Related parts for S29GL064N90BFI040