M25PE80-VMN6P NUMONYX, M25PE80-VMN6P Datasheet - Page 44

no-image

M25PE80-VMN6P

Manufacturer Part Number
M25PE80-VMN6P
Description
Flash Mem Serial-SPI 3.3V 8M-Bit 1M x 8 8ns 8-Pin SOIC N Tray
Manufacturer
NUMONYX
Datasheet

Specifications of M25PE80-VMN6P

Package
8SOIC N
Cell Type
NOR
Density
8 Mb
Architecture
Sectored
Block Organization
Symmetrical
Typical Operating Supply Voltage
3.3 V
Sector Size
256Byte x 4096
Timing Type
Synchronous
Operating Temperature
-40 to 85 °C
Interface Type
Serial-SPI
Lead Free Status / RoHS Status
Compliant
Instructions
6.16
44/66
Deep power-down (DP)
Executing the deep power-down (DP) instruction is the only way to put the device in the
lowest consumption mode (the deep power-down mode). It can also be used as an extra
software protection mechanism, while the device is not in active use, since in this mode, the
device ignores all write, program and erase instructions.
Driving Chip Select (S) High deselects the device, and puts the device in the standby mode
(if there is no internal cycle currently in progress). But this mode is not the deep power-down
mode. The deep power-down mode can only be entered by executing the deep power-down
(DP) instruction, subsequently reducing the standby current (from I
in
Once the device has entered the deep power-down mode, all instructions are ignored
except the release from deep power-down (RDP) instruction. Issuing the release from deep
power-down (RDP) instruction will cause the device to exit the deep power-down mode.
The deep power-down mode automatically stops at power-down, and the device always
powers-up in the standby mode.
The deep power-down (DP) instruction is entered by driving Chip Select (S) Low, followed
by the instruction code on serial data input (D). Chip Select (S) must be driven Low for the
entire duration of the sequence.
The instruction sequence is shown in
Chip Select (S) must be driven High after the eighth bit of the instruction code has been
latched in, otherwise the deep power-down (DP) instruction is not executed. As soon as
Chip Select (S) is driven High, it requires a delay of t
to I
Any deep power-down (DP) instruction, while an erase, program or write cycle is in
progress, is rejected without having any effects on the cycle that is in progress.
Figure 22. Deep power-down (DP) instruction sequence
Table
S
C
D
CC2
and the deep power-down mode is entered.
20).
0
1
2
Instruction
3
4
5
6
Figure
7
22.
DP
t
Standby mode
DP
before the supply current is reduced
CC1
Deep power-down mode
to I
CC2
, as specified
M25PE80
AI03753D

Related parts for M25PE80-VMN6P