MAX11610EEE+ Maxim Integrated Products, MAX11610EEE+ Datasheet - Page 13

IC ADC SERIAL 10BIT 12CH 16-QSOP

MAX11610EEE+

Manufacturer Part Number
MAX11610EEE+
Description
IC ADC SERIAL 10BIT 12CH 16-QSOP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX11610EEE+

Number Of Bits
10
Sampling Rate (per Second)
94.4k
Data Interface
I²C, Serial
Number Of Converters
1
Power Dissipation (max)
3.35mW
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-SSOP (0.150", 3.90mm Width)
Resolution
10 bit
Interface Type
I2C
Snr
60 dB
Voltage Reference
4.096 V
Supply Voltage (max)
5.5 V
Supply Voltage (min)
4.5 V
Maximum Power Dissipation
666.7 mW
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Input Voltage
5 V
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
A write cycle begins with the bus master issuing a
START condition followed by seven address bits (Figure
7) and a write bit (R/W = 0). If the address byte is suc-
cessfully received, the MAX11606–MAX11611 (slave)
issues an acknowledge. The master then writes to the
slave. The slave recognizes the received byte as the
setup byte (Table 1) if the most significant bit (MSB) is
1. If the MSB is 0, the slave recognizes that byte as the
Figure 9. Write Cycle
Table 1. Setup Byte Format
(MSB)
BIT 7
REG
BIT
7
6
5
4
3
2
1
0
Configuration/Setup Bytes (Write Cycle)
______________________________________________________________________________________
BIP/UNI
NAME
BIT 6
SEL2
SEL2
SEL1
SEL0
REG
CLK
RST
X
A. ONE-BYTE WRITE CYCLE
B. TWO-BYTE WRITE CYCLE
S
S
1
1
SLAVE ADDRESS
SLAVE ADDRESS
MASTER TO SLAVE
SLAVE TO MASTER
10-Bit ADCs in Ultra-Small Packages
7
7
Register bit. 1 = setup byte, 0 = configuration byte (see Table 2).
Three bits select the reference voltage and the state of AIN_/REF
(MAX11606/MAX11607/MAX11610/MAX11611) or REF (MAX11608/MAX11609) (Table 6).
Defaulted to 000 at power-up.
1 = external clock, 0 = internal clock. Defaulted to 0 at power-up.
1 = bipolar, 0 = unipolar. Defaulted to 0 at power-up (see the Unipolar/Bipolar section).
1 = no action, 0 = resets the configuration register to default. Setup register remains unchanged.
Don’t-care bit. This bit can be set to 1 or 0.
SETUP OR CONFIGURATION BYTE
SETUP OR CONFIGURATION BYTE
MSB DETERMINES WHETHER
MSB DETERMINES WHETHER
BIT 5
SEL1
Low-Power, 4-/8-/12-Channel, I
W
W
1 1
1 1
A
A
CONFIGURATION BYTE
CONFIGURATION BYTE
SETUP OR
SETUP OR
BIT 4
SEL0
8
8
A
A
1
1
P or Sr
CONFIGURATION BYTE
configuration byte (Table 2). The master can write either
one or two bytes to the slave in any order (setup byte
then configuration byte; configuration byte then setup
byte; setup byte or configuration byte only; Figure 9). If
the slave receives a byte successfully, it issues an
acknowledge. The master ends the write cycle by issu-
ing a STOP condition or a repeated START condition.
When operating in HS mode, a STOP condition returns
the bus into F/S mode (see the HS Mode section).
1
BIT 3
CLK
SETUP OR
DESCRIPTION
8
NUMBER OF BITS
A
1
BIP/UNI
BIT 2
P or Sr
1
NUMBER OF BITS
BIT 1
RST
(LSB)
BIT 0
X
2
C,
13

Related parts for MAX11610EEE+