PEF80912HV14XT Lantiq, PEF80912HV14XT Datasheet - Page 43

PEF80912HV14XT

Manufacturer Part Number
PEF80912HV14XT
Description
Manufacturer
Lantiq
Datasheet

Specifications of PEF80912HV14XT

Lead Free Status / Rohs Status
Supplier Unconfirmed
Figure 14
As can be seen from the transition criteria, combinations of multiple conditions are
possible as well. A “ ” stands for a logical AND combination. And a “+” indicates a logical
OR combination.
Test Signals
• 2 kHz Single Pulses (TM1)
• 96 kHz Continuous Pulses (TM2)
Note: The test signals TM1 and TM2 can be generated via pins TM0-2 according to
Reset States
After an active signal on the reset pin RST the S-transceiver state machine is in the reset
state.
C/I Codes in Reset State
In the reset state the C/I code 0000 (TIM) is issued. This state is entered after a hardware
reset (RST).
C/I Codes in Deactivated State
If the S-transceiver is in state ‘Deactivated‘ and receives i0, the C/I code 0000 (TIM) is
issued until expiration of the 8 ms timer. Otherwise, the C/I code 1111 (DI) is issued.
Data Sheet
One pulse with a width of one bit period per frame with alternating polarity.
Continuous pulses with a pulse width of one bit period.
Table
5.
State Diagram Notation
IOM-2 Interface
C/I code
S/T Interface
INFO
OUT
Ind. Cmd.
i
x
S ta te
IN
i
r
35
Unconditional
Transition
macro_17.vsd
Functional Description
PEF 80912/80913
2001-03-29

Related parts for PEF80912HV14XT