MT48H32M16LFCJ-75 Micron Technology Inc, MT48H32M16LFCJ-75 Datasheet - Page 10

no-image

MT48H32M16LFCJ-75

Manufacturer Part Number
MT48H32M16LFCJ-75
Description
Manufacturer
Micron Technology Inc
Type
SDRAMr
Datasheet

Specifications of MT48H32M16LFCJ-75

Organization
32Mx16
Density
512Mb
Address Bus
15b
Access Time (max)
9/6ns
Maximum Clock Rate
133MHz
Operating Supply Voltage (typ)
1.8V
Package Type
VFBGA
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
1.95V
Operating Supply Voltage (min)
1.7V
Supply Current
90mA
Pin Count
54
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT48H32M16LFCJ-75
Manufacturer:
MICRON
Quantity:
6 000
Part Number:
MT48H32M16LFCJ-75 ES:A
Manufacturer:
MICRON
Quantity:
4 000
Part Number:
MT48H32M16LFCJ-75 L IT:A
Manufacturer:
MICRON
Quantity:
4 000
Part Number:
MT48H32M16LFCJ-75 L IT:A TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT48H32M16LFCJ-75:A TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT48H32M16LFCJ-75IT
Manufacturer:
MICRON
Quantity:
6 000
Part Number:
MT48H32M16LFCJ-75L
Manufacturer:
MICRON
Quantity:
6 000
Ball Descriptions
Table 3:
PDF: 09005aef81ca5de4/Source: 09005aef81ca5e03
MT48H32M16LF_1.fm - Rev. J 2/08 EN
54-Ball VFBGA
H1, G3, H9, G2,
H7, H8, J8, J7,
J3, J2, H3, H2,
F7, F8, F9
G7, G8
E8, F1
G9
G1
F2
F3
VFBGA Ball Descriptions
90-Ball VFBGA
G1, G2, G3, H1,
H2, J3, G7, H9,
G8, G9, F7, F3,
K9, K1, F8, F2
J9, K7, K8
J7, H8
H3
H7
J1
J2
J8
RAS#, WE#
DQM0–3,
BA0, BA1
Symbol
A0–A12
A13/NC
LDQM,
UDQM
CAS#,
CLK
CKE
CS#
Input
Input
Input
Input
Input
Input
Input
Input
Type
512Mb: 32 Meg x 16, 16 Meg x 32 Mobile SDRAM
Clock: CLK is driven by the system clock. All SDRAM input signals
are sampled on the positive edge of CLK. CLK also increments
the internal burst counter and controls the output registers.
Clock enable: CKE activates (HIGH) and deactivates (LOW) the
CLK signal. Deactivating the clock provides precharge power-
down and SELF REFRESH operation (all banks idle), active power-
down (row active in any bank), deep power-down (all banks
idle), or CLOCK SUSPEND operation (burst/access in progress).
CKE is synchronous except after the device enters power-down
and self refresh modes, where CKE becomes asynchronous until
after exiting the same mode. The input buffers, including CLK,
are disabled during power-down and self refresh modes,
providing low standby power.
Chip select: CS# enables (registered LOW) and disables
(registered HIGH) the command decoder. All commands are
masked when CS# is registered HIGH. CS# provides for external
bank selection on systems with multiple banks. CS# is considered
part of the command code.
Command inputs: RAS#, CAS#, and WE# (along with CS#) define
the command being entered.
Input/Output mask: DQM is sampled HIGH and is an input mask
signal for write accesses and an output enable signal for read
accesses. Input data is masked during a WRITE cycle. The output
buffers are placed in a High-Z state (two-clock latency) during a
READ cycle. For the x16, LDQM corresponds to DQ0–DQ7 and
HDQM corresponds to DQ8–DQ16. For the x32, DQM0
corresponds to DQ0–DQ7, DQM1 corresponds to DQ8–DQ15,
DQM2 corresponds to DQ16–DQ23, and DQM3 corresponds to
DQ24–DQ31. DQM0–3 (or LDQM and HDQM if x16) are
considered same state when referenced as DQM.
Bank address input(s): BA0 and BA1 define to which bank the
ACTIVE, READ, WRITE, or PRECHARGE command is being
applied. BA0 and BA1 become “don’t care” when registering an
ALL BANK PRECHARGE (A10 HIGH).
Address inputs: A0–A12 are sampled during the ACTIVE
command (row-address A0–A12) and READ/WRITE command
[column-address A0–A8 (x32); column-address A0–A9 (x16); with
A10 defining auto precharge] to select one location out of the
memory array in the respective bank. A10 is sampled during a
PRECHARGE command to determine if all banks are to be
precharged (A10 HIGH) or bank selected by BA0, BA1. The
address inputs also provide the op-code during a LOAD MODE
REGISTER command.
H7 is used for the LG, reduced page-size, option (see Table 1 on
page 1); otherwise, leave as NC.
10
Micron Technology, Inc., reserves the right to change products or specifications without notice.
Description
©2005 Micron Technology, Inc. All rights reserved.
Ball Descriptions

Related parts for MT48H32M16LFCJ-75