EPM9560ARI240-10 Altera, EPM9560ARI240-10 Datasheet - Page 8

IC MAX 9000 CPLD 560 240-RQFP

EPM9560ARI240-10

Manufacturer Part Number
EPM9560ARI240-10
Description
IC MAX 9000 CPLD 560 240-RQFP
Manufacturer
Altera
Series
MAX® 9000r
Datasheet

Specifications of EPM9560ARI240-10

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
10.0ns
Voltage Supply - Internal
4.5 V ~ 5.5 V
Number Of Logic Elements/blocks
35
Number Of Macrocells
560
Number Of Gates
12000
Number Of I /o
191
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
240-RQFP
Voltage
3.3V/5V
Memory Type
EEPROM
Number Of Logic Elements/cells
35
Family Name
MAX 9000
# Macrocells
560
Number Of Usable Gates
12000
Frequency (max)
144.9MHz
Propagation Delay Time
10ns
Number Of Logic Blocks/elements
35
# I/os (max)
191
Operating Supply Voltage (typ)
5V
In System Programmable
Yes
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (max)
5.5V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
240
Package Type
RQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-2365

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM9560ARI240-10
Manufacturer:
ALTERA
Quantity:
6
Part Number:
EPM9560ARI240-10
Quantity:
24
Part Number:
EPM9560ARI240-10
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM9560ARI240-10
Manufacturer:
ALTERA
0
Part Number:
EPM9560ARI240-10
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPM9560ARI240-10N
Manufacturer:
ALTERA
Quantity:
1 019
Part Number:
EPM9560ARI240-10N
Manufacturer:
ALTERA
0
MAX 9000 Programmable Logic Device Family Data Sheet
Figure 3. MAX 9000 Macrocell & Local Array
8
33 Row
FastTrack
Interconnect
Inputs
16 Local
Feedbacks
LAB Local
Array
Macrocells
The MAX 9000 macrocell consists of three functional blocks: the product
terms, the product-term select matrix, and the programmable register.
The macrocell can be individually configured for both sequential and
combinatorial logic operation. See
Combinatorial logic is implemented in the local array, which provides five
product terms per macrocell. The product-term select matrix allocates
these product terms for use as either primary logic inputs (to the OR and
XOR gates) to implement combinatorial functions, or as secondary inputs
to the macrocell’s register clear, preset, clock, and clock enable control
functions. Two kinds of expander product terms (“expanders”) are
available to supplement macrocell logic resources:
The MAX+PLUS II software automatically optimizes product-term
allocation according to the logic requirements of the design.
16 Shareable
Expander Product
Shareable expanders, which are inverted product terms that are fed
back into the logic array
Parallel expanders, which are product terms borrowed from adjacent
macrocells
Product-
Select
Matrix
Term
Parallel
Expanders
(from Other
Macrocells)
Global
Clear
Select
Clear
Figure
Clocks
Global
2
VCC
Enable
Clock/
Select
Macrocell
Input Select
3.
Register
Bypass
ENA
D/T
CLRN
PRN
Q
Altera Corporation
Programmable
Register
To Row or
Column
FastTrack
Interconnect
Local Array
Feedback

Related parts for EPM9560ARI240-10