EPF6016QC208-3 Altera, EPF6016QC208-3 Datasheet - Page 36

IC FLEX 6000 FPGA 16K 208-PQFP

EPF6016QC208-3

Manufacturer Part Number
EPF6016QC208-3
Description
IC FLEX 6000 FPGA 16K 208-PQFP
Manufacturer
Altera
Series
FLEX 6000r
Datasheet

Specifications of EPF6016QC208-3

Number Of Logic Elements/cells
1320
Number Of Labs/clbs
132
Number Of I /o
171
Number Of Gates
16000
Voltage - Supply
4.75 V ~ 5.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
208-MQFP, 208-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Total Ram Bits
-
Other names
544-1278

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA
Quantity:
74
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA
Quantity:
5 510
Part Number:
EPF6016QC208-3
Manufacturer:
PHIL
Quantity:
5 510
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA
Quantity:
1 034
Part Number:
EPF6016QC208-3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA
Quantity:
299
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA
Quantity:
13
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA
0
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPF6016QC208-3N
Manufacturer:
ALTERA31
Quantity:
859
Part Number:
EPF6016QC208-3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPF6016QC208-3N
0
FLEX 6000 Programmable Logic Device Family Data Sheet
Timing Model
36
The continuous, high-performance FastTrack Interconnect routing
resources ensure predictable performance and accurate simulation and
timing analysis. This predictable performance contrasts with that of
FPGAs, which use a segmented connection scheme and therefore have
unpredictable performance.
Device performance can be estimated by following the signal path from a
source, through the interconnect, to the destination. For example, the
registered performance between two LEs on the same row can be
calculated by adding the following parameters:
The routing delay depends on the placement of the source and destination
LEs. A more complex registered path may involve multiple combinatorial
LEs between the source and destination LEs.
Timing simulation and delay prediction are available with the Simulator
and Timing Analyzer, or with industry-standard EDA tools. The
Simulator offers both pre-synthesis functional simulation to evaluate logic
design accuracy and post-synthesis timing simulation with 0.1-ns
resolution. The Timing Analyzer provides point-to-point timing delay
information, setup and hold time analysis, and device-wide performance
analysis.
Figure 19
routing paths to and from the various elements of the FLEX 6000 device.
LE register clock-to-output delay (t
Routing delay (t
LE LUT delay (t
LE register setup time (t
shows the overall timing model, which maps the possible
DATA_TO_REG
ROW +
t
LOCAL
SU
)
)
)
CO +
t
REG_TO_OUT
Altera Corporation
)

Related parts for EPF6016QC208-3