EPF6016QC208-3 Altera, EPF6016QC208-3 Datasheet - Page 7

IC FLEX 6000 FPGA 16K 208-PQFP

EPF6016QC208-3

Manufacturer Part Number
EPF6016QC208-3
Description
IC FLEX 6000 FPGA 16K 208-PQFP
Manufacturer
Altera
Series
FLEX 6000r
Datasheet

Specifications of EPF6016QC208-3

Number Of Logic Elements/cells
1320
Number Of Labs/clbs
132
Number Of I /o
171
Number Of Gates
16000
Voltage - Supply
4.75 V ~ 5.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
208-MQFP, 208-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Total Ram Bits
-
Other names
544-1278

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA
Quantity:
74
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA
Quantity:
5 510
Part Number:
EPF6016QC208-3
Manufacturer:
PHIL
Quantity:
5 510
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA
Quantity:
1 034
Part Number:
EPF6016QC208-3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA
Quantity:
299
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA
Quantity:
13
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA
0
Part Number:
EPF6016QC208-3
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPF6016QC208-3N
Manufacturer:
ALTERA31
Quantity:
859
Part Number:
EPF6016QC208-3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPF6016QC208-3N
0
Figure 2. Logic Array Block
Altera Corporation
LAB or IOEs
Adjacent
To/From
Local Interconnect
Row Interconnect
The interleaved LAB structure—an innovative feature of the FLEX 6000
architecture—allows each LAB to drive two local interconnects. This
feature minimizes the use of the FastTrack Interconnect, providing higher
performance. An LAB can drive 20 LEs in adjacent LABs via the local
interconnect, which maximizes fitting flexibility while minimizing die
size. See
In most designs, the registers only use global clock and clear signals.
However, in some cases, other clock or asynchronous clear signals are
needed. In addition, counters may also have synchronous clear or load
signals. In a design that uses non-global clock and clear signals, inputs
from the first LE in an LAB are re-routed to drive the control signals for
that LAB. See
The 10 LEs in the LAB are driven by two
local interconnect areas. The LAB can drive
two local interconnect areas.
Figure
The row interconnect is
bidirectionally connected
to the local interconnect.
Figure
2.
FLEX 6000 Programmable Logic Device Family Data Sheet
3.
LEs can directly drive the row
and column interconnect.
Column Interconnect
To/From
Adjacent
LAB or IOEs
7

Related parts for EPF6016QC208-3