EP2C35U484C6 Altera, EP2C35U484C6 Datasheet - Page 18

IC CYCLONE II FPGA 33K 484-UBGA

EP2C35U484C6

Manufacturer Part Number
EP2C35U484C6
Description
IC CYCLONE II FPGA 33K 484-UBGA
Manufacturer
Altera
Series
Cyclone® IIr
Datasheet

Specifications of EP2C35U484C6

Number Of Logic Elements/cells
33216
Number Of Labs/clbs
2076
Total Ram Bits
483840
Number Of I /o
322
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-UBGA
For Use With
P0301 - DE2 CALL FOR ACADEMIC PRICING544-1733 - PCI KIT W/CYCLONE II EP2C35N
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-2112

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2C35U484C6
Manufacturer:
ALTERA10
Quantity:
65
Part Number:
EP2C35U484C6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2C35U484C6
Manufacturer:
ALTERA
0
Part Number:
EP2C35U484C6
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2C35U484C6N
Manufacturer:
ALTERA
Quantity:
171
Part Number:
EP2C35U484C6N
Manufacturer:
ALTERA
0
Logic Elements
Figure 2–4. LE in Arithmetic Mode
2–6
Cyclone II Device Handbook, Volume 1
of previous LE)
cin (from cout
data1
data2
The Quartus II Compiler automatically creates carry chain logic during
design processing, or you can create it manually during design entry.
Parameterized functions such as LPM functions automatically take
advantage of carry chains for the appropriate functions.
The Quartus II Compiler creates carry chains longer than 16 LEs by
automatically linking LABs in the same column. For enhanced fitting, a
long carry chain runs vertically, which allows fast horizontal connections
to M4K memory blocks or embedded multipliers through direct link
interconnects. For example, if a design has a long carry chain in a LAB
column next to a column of M4K memory blocks, any LE output can feed
an adjacent M4K memory block through the direct link interconnect.
Whereas if the carry chains ran horizontally, any LAB not next to the
column of M4K memory blocks would use other row or column
interconnects to drive a M4K memory block. A carry chain continues as
far as a full column.
Three-Input
Three-Input
LUT
LUT
Register chain
connection
cout
clock (LAB Wide)
(LAB Wide)
ena (LAB Wide)
aclr (LAB Wide)
sload
(LAB Wide)
sclear
Register Feedback
ENA
D
CLRN
Q
Altera Corporation
February 2007
Row, column, and
direct link routing
Row, column, and
direct link routing
Local routing
Register
chain output

Related parts for EP2C35U484C6