EP1S20F780C5 Altera, EP1S20F780C5 Datasheet - Page 93

IC STRATIX FPGA 20K LE 780-FBGA

EP1S20F780C5

Manufacturer Part Number
EP1S20F780C5
Description
IC STRATIX FPGA 20K LE 780-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S20F780C5

Number Of Logic Elements/cells
18460
Number Of Labs/clbs
1846
Total Ram Bits
1669248
Number Of I /o
586
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
18460
# I/os (max)
586
Frequency (max)
500MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
18460
Ram Bits
1669248
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1114

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S20F780C5
Manufacturer:
ALTERA
Quantity:
1 831
Part Number:
EP1S20F780C5
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S20F780C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S20F780C5
Manufacturer:
ALTERA
0
Part Number:
EP1S20F780C5
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP1S20F780C5
Quantity:
10
Part Number:
EP1S20F780C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S20F780C5N
Manufacturer:
ALTERA
0
Figure 2–46. Regional Clock Bus
Altera Corporation
July 2005
Fast Regional Clock Network [1..0]
Regional Clock Network [3..0]
Global Clock Network [15..0]
IOE clocks have horizontal and vertical block regions that are clocked by
eight I/O clock signals chosen from the 22 quadrant or half-quadrant
clock resources.
quadrant relationship to the I/O clock regions, respectively. The vertical
regions (column pins) have less clock delay than the horizontal regions
(row pins).
Figures 2–47
or Half-Quadrant
Clocks Available
to a Quadrant
Clock [21..0]
and
2–48
show the quadrant and half-
Stratix Device Handbook, Volume 1
Vertical I/O Cell
IO_CLK[7..0]
Lab Row Clock [7..0]
Horizontal I/O
Cell IO_CLK[7..0]
Stratix Architecture
2–79

Related parts for EP1S20F780C5