EPF10K10ATI144-3 Altera, EPF10K10ATI144-3 Datasheet - Page 23

IC FLEX 10KA FPGA 10K 144-TQFP

EPF10K10ATI144-3

Manufacturer Part Number
EPF10K10ATI144-3
Description
IC FLEX 10KA FPGA 10K 144-TQFP
Manufacturer
Altera
Series
FLEX-10K®r
Datasheet

Specifications of EPF10K10ATI144-3

Number Of Logic Elements/cells
576
Number Of Labs/clbs
72
Total Ram Bits
6144
Number Of I /o
102
Number Of Gates
31000
Voltage - Supply
3 V ~ 3.6 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
144-TQFP, 144-VQFP
Family Name
FLEX 10KA
Number Of Usable Gates
10000
Number Of Logic Blocks/elements
576
# Registers
450
# I/os (max)
102
Frequency (max)
125MHz
Process Technology
CMOS
Operating Supply Voltage (typ)
3.3V
Logic Cells
576
Ram Bits
6144
Device System Gates
31000
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Package Type
TQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1936
EPF10K10ATI144-3

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF10K10ATI144-3
Manufacturer:
ALTERA22
Quantity:
384
Part Number:
EPF10K10ATI144-3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF10K10ATI144-3
Manufacturer:
ALTERA
0
Part Number:
EPF10K10ATI144-3
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPF10K10ATI144-3N
Manufacturer:
ALTERA
Quantity:
25
Part Number:
EPF10K10ATI144-3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF10K10ATI144-3N
Manufacturer:
ALTERA
0
Altera Corporation
Figure 10. LE Clear & Preset Modes
Chip-Wide Reset
Chip-Wide Reset
Asynchronous Clear
(Asynchronous
(Asynchronous
Asynchronous Load with Clear
Asynchronous Load with Preset
labctrl1 or
(Preset)
labctrl2
labctrl2
labctrl2
labctrl1
labctrl1
(Clear)
(Data)
(Data)
data3
data3
Load)
Load)
NOT
NOT
D
CLRN
VCC
PRN
NOT
NOT
Q
Asynchronous Clear
The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this
mode, the preset signal is tied to V
Chip-Wide Reset
FLEX 10K Embedded Programmable Logic Device Family Data Sheet
Chip-Wide Reset
Asynchronous Preset
labctrl1 or
labctrl2
D
CLRN
PRN
Q
VCC
D
CLRN
PRN
D
CLRN
PRN
(Asynchronous
Q
Asynchronous Load without Clear or Preset
Q
CC
labctrl1
(Data)
Load)
data3
to deactivate it.
Chip-Wide Reset
Chip-Wide Reset
NOT
NOT
Asynchronous Clear & Preset
labctrl1
labctrl2
D
CLRN
PRN
D
CLRN
PRN
Q
Q
23

Related parts for EPF10K10ATI144-3