EP1SGX25DF672C5N Altera, EP1SGX25DF672C5N Datasheet - Page 108

IC STRATIX GX FPGA 25K 672-FBGA

EP1SGX25DF672C5N

Manufacturer Part Number
EP1SGX25DF672C5N
Description
IC STRATIX GX FPGA 25K 672-FBGA
Manufacturer
Altera
Series
Stratix® GXr
Datasheet

Specifications of EP1SGX25DF672C5N

Number Of Logic Elements/cells
25660
Number Of Labs/clbs
2566
Total Ram Bits
1944576
Number Of I /o
455
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1SGX25DF672C5N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1SGX25DF672C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25DF672C5N
Manufacturer:
ALTERA
0
TriMatrix Memory
4–42
Stratix GX Device Handbook, Volume 1
Input/Output Clock Mode
Input/output clock mode can be implemented for both the true and
simple dual-port memory modes. On each of the two ports, A or B, one
clock controls all registers for inputs into the memory block: data input,
wren, and address. The other clock controls the block’s data output
registers. Each memory block port, A or B, also supports independent
clock enables and asynchronous clear signals for input and output
registers.
clock mode.
Figures 4–24
and
4–25
show the memory block in input/output
Altera Corporation
February 2005

Related parts for EP1SGX25DF672C5N