EP2S130F1020C5N Altera, EP2S130F1020C5N Datasheet - Page 40

no-image

EP2S130F1020C5N

Manufacturer Part Number
EP2S130F1020C5N
Description
IC STRATIX II FPGA 130K 1020FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S130F1020C5N

Number Of Logic Elements/cells
132540
Number Of Labs/clbs
6627
Total Ram Bits
6747840
Number Of I /o
742
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1020-FBGA
Family Name
Stratix II
Number Of Logic Blocks/elements
132540
# I/os (max)
742
Frequency (max)
609.76MHz
Process Technology
90nm (CMOS)
Operating Supply Voltage (typ)
1.2V
Logic Cells
132540
Ram Bits
6747840
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1020
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1867
EP2S130F1020C5N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S130F1020C5N
Manufacturer:
ALTERA
Quantity:
363
Part Number:
EP2S130F1020C5N
Manufacturer:
ALTERA
Quantity:
238
Part Number:
EP2S130F1020C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S130F1020C5N
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020C5N
Manufacturer:
ALTERA
Quantity:
60
Part Number:
EP2S130F1020C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
TriMatrix Memory
Figure 2–20. M512 RAM Block LAB Row Interface
2–32
Stratix II Device Handbook, Volume 1
Direct link
interconnect
to adjacent LAB
Direct link
interconnect
from adjacent LAB
C4 Interconnect
6
M512 RAM Block Local
Interconnect Region
16
M4K RAM Blocks
The M4K RAM block includes support for true dual-port RAM. The M4K
RAM block is used to implement buffers for a wide variety of applications
such as storing processor code, implementing lookup schemes, and
implementing larger memory applications. Each block contains 4,608
RAM bits (including parity bits). M4K RAM blocks can be configured in
the following modes:
When configured as RAM or ROM, you can use an initialization file to
pre-load the memory contents.
True dual-port RAM
Simple dual-port RAM
Single-port RAM
FIFO
ROM
Shift register
2
clocks
datain
M512 RAM
LAB Row Clocks
signals
control
Block
address
dataout
Altera Corporation
Direct link
interconnect
to adjacent LAB
Direct link
interconnect
from adjacent LAB
R4 Interconnect
May 2007

Related parts for EP2S130F1020C5N