MPC8541EVTAJD Freescale Semiconductor, MPC8541EVTAJD Datasheet - Page 3

IC MPU POWERQUICC III 783-FCPBGA

MPC8541EVTAJD

Manufacturer Part Number
MPC8541EVTAJD
Description
IC MPU POWERQUICC III 783-FCPBGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8541EVTAJD

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
533MHz
Voltage
1.2V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
For Use With
MPC8548CDS - DEV TOOLS CDS FOR 8548CWH-PPC-8540N-VE - KIT EVAL SYSTEM MPC8540
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8541EVTAJD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8541EVTAJD
Manufacturer:
FREESCALE
Quantity:
8 000
Part Number:
MPC8541EVTAJD
Manufacturer:
FREESCALE
Quantity:
20 000
Freescale Semiconductor
Security Engine is optimized to handle all the algorithms associated with IPSec, SSL/TLS, SRTP,
IEEE Std 802.11i™, iSCSI, and IKE processing. The Security Engine contains 4 Crypto-channels,
a Controller, and a set of crypto Execution Units (EUs). The Execution Units are:
— Public Key Execution Unit (PKEU) supporting the following:
— Data Encryption Standard Execution Unit (DEU)
— Advanced Encryption Standard Unit (AESU)
— ARC Four execution unit (AFEU)
— Message Digest Execution Unit (MDEU)
— Random Number Generator (RNG)
— 4 Crypto-channels, each supporting multi-command descriptor chains
High-performance RISC CPM
— Two full-duplex fast communications controllers (FCCs) that support the following protocol:
— Serial peripheral interface (SPI) support for master or slave
— I
— General-purpose parallel ports—16 parallel I/O lines with interrupt capability
256 Kbytes of on-chip memory
— Can act as a 256-Kbyte level-2 cache
— Can act as a 256-Kbyte or two 128-Kbyte memory-mapped SRAM arrays
— Can be partitioned into 128-Kbyte L2 cache plus 128-Kbyte SRAM
— Full ECC support on 64-bit boundary in both cache and SRAM modes
MPC8541E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 4.2
– RSA and Diffie-Hellman
– Programmable field size up to 2048-bits
– Elliptic curve cryptography
– F2m and F(p) modes
– Programmable field size up to 511-bits
– DES, 3DES
– Two key (K1, K2) or Three Key (K1, K2, K3)
– ECB and CBC modes for both DES and 3DES
– Implements the Rinjdael symmetric key cipher
– Key lengths of 128, 192, and 256 bits.Two key
– ECB, CBC, CCM, and Counter modes
– Implements a stream cipher compatible with the RC4 algorithm
– 40- to 128-bit programmable key
– SHA with 160-bit or 256-bit message digest
– MD5 with 128-bit message digest
– HMAC with either algorithm
– Static and/or dynamic assignment of crypto-execution units via an integrated controller
– Buffer size of 256 Bytes for each execution unit, with flow control for large data sizes
– IEEE Std 802.3™/Fast Ethernet (10/100)
2
C bus controller
Overview
3

Related parts for MPC8541EVTAJD