Z8S18033FSC00TR Zilog, Z8S18033FSC00TR Datasheet - Page 60

IC Z180 MPU 80QFP

Z8S18033FSC00TR

Manufacturer Part Number
Z8S18033FSC00TR
Description
IC Z180 MPU 80QFP
Manufacturer
Zilog
Datasheet

Specifications of Z8S18033FSC00TR

Processor Type
Z180
Speed
33MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
80-BQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8S18033FSC00TR
Manufacturer:
Zilog
Quantity:
10 000
For burst memory to/from memory transfers, the DMAC
takes control of the bus continuously until the DMA transfer
Table 16 indicates all DMA transfer mode combinations of
fers are not implemented, 12 combinations are available.
nel 0 is configured for memory to/from memory transfers
there is no Request Handshake signal to control the transfer
timing. Instead, two automatic transfer timing modes are se-
lectable: burst (
,
* Includes memory mapped I/O.
,
, and
. Because I/O to/from I/O trans-
) and cycle steal (
When chan-
).
completes (as indicated by the byte count register = ). In
cycle steal mode, the CPU is provided a cycle for each DMA
byte transfer cycle until the transfer is completed.
For channel 0 DMA with I/O source or destination, the se-
lected Request signal times the transfer ignoring
is cleared to
0
during
.
ZiLOG
.

Related parts for Z8S18033FSC00TR