EZ80L92AZ050SC Zilog, EZ80L92AZ050SC Datasheet - Page 125

no-image

EZ80L92AZ050SC

Manufacturer Part Number
EZ80L92AZ050SC
Description
IC WEBSERVER 50MHZ 100LQFP
Manufacturer
Zilog
Datasheet

Specifications of EZ80L92AZ050SC

Processor Type
eZ80
Features
High Speed, Single-Cycle Instruction-Fetch
Speed
50MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
269-3170
EZ80L92AZ050SC

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EZ80L92AZ050SC
Manufacturer:
ST
Quantity:
12 000
Part Number:
EZ80L92AZ050SC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
EZ80L92AZ050SC00TR
Manufacturer:
Zilog
Quantity:
10 000
PS013014-0107
Bit
Position
6
TEMT
5
THRE
4
BI
3
FE
2
PE
Value Description
0
1
0
1
0
1
0
1
0
1
Transmit holding register/FIFO is not empty or transmit shift
register is not empty or transmitter is not idle.
Transmit holding register/FIFO and transmit shift register are
empty; and the transmitter is idle. This bit cannot be set to 1
during the BREAK condition. This bit only becomes 1 after the
BREAK command is removed.
Transmit holding register/FIFO is not empty.
Transmit holding register/FIFO is empty. This bit cannot be set
to 1 during the BREAK condition. This bit only becomes 1 after
the BREAK command is removed.
Receiver does not detect a BREAK condition. This bit is reset
to 0 when the UARTx_LSR register is read.
Receiver detects a BREAK condition on the receive input line.
This bit is 1 if the duration of BREAK condition on the receive
data is longer than one character transmission time, the time
depends on the programming of the UARTx_LSR register. In
case of FIFO only one null character is loaded into the receiver
FIFO with the framing error. The framing error is revealed to
the eZ80 whenever that particular data is read from the
receiver FIFO.
No framing error detected for character at the top of the FIFO.
This bit is reset to 0 when the UARTx_LSR register is read.
Framing error detected for the character at the top of the FIFO.
This bit is set to 1 when the stop bit following the data/parity bit
is logic 0.
The received character at the top of the FIFO does not contain
a parity error. This bit is reset to 0 when the UARTx_LSR
register is read.
The received character at the top of the FIFO contains a parity
error.
Universal Asynchronous Receiver/Transmitter
Product Specification
eZ80L92 MCU
119

Related parts for EZ80L92AZ050SC