DP8390DV National Semiconductor, DP8390DV Datasheet - Page 37

IC CTRLR NETWORK IN (NIC)68PLCC

DP8390DV

Manufacturer Part Number
DP8390DV
Description
IC CTRLR NETWORK IN (NIC)68PLCC
Manufacturer
National Semiconductor
Datasheet

Specifications of DP8390DV

Controller Type
Network Interface Controller (NIC)
Voltage - Supply
5V
Current - Supply
40mA
Mounting Type
Surface Mount
Package / Case
68-LCC (J-Lead)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Operating Temperature
-
Interface
-
Other names
*DP8390DV

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DP8390DV
Manufacturer:
NSC
Quantity:
5 510
Part Number:
DP8390DV
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
DP8390DV
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
DP8390DV
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
DP8390DV NS32490DV
Manufacturer:
NSC
Quantity:
5 510
Part Number:
DP8390DV NS32490DV
Manufacturer:
SUPERTEX
Quantity:
5 510
Part Number:
DP8390DV/NS32490DV
Manufacturer:
NSC
Quantity:
5 510
13 0 Bus Arbitration and Timing
SLAVE MODE TIMING
When CS is low the NIC becomes a bus slave The CPU
can then read or write any internal registers All register
access is byte wide The timing for register access is shown
below The host CPU accesses internal registers with four
address lines
TIME BETWEEN CHIP SELECTS
The NIC requires that successive chip selects be no closer
than 4 bus clocks (BSCK) together below If the condition is
violated the NIC may glitch ACK CPUs that operate from
pipelined instructions (i e 386) or have a cache (i e
RA0–RA3
SRD and SWR strobes
Time between Chip Selects
Read from Register
(Continued)
Write to Register
37
ADS0 is used to latch the address when interfacing to a
multiplexed address data bus Since the NIC may be a local
bus master when the host CPU attempts to read or write to
the controller an ACK line is used to hold off the CPU until
the NIC leaves master mode Some number of BSCK cycles
is also required to allow the NIC to synchronize to the read
or write cycle
486) can execute consecutive I O cycles very quickly The
solution is to delay the execution of consecutive I O cycles
by either breaking the pipeline or forcing the CPU to access
outisde it’s cache
TL F 8582 – A1
TL F 8582 – 74
TL F 8582 – 75

Related parts for DP8390DV