ICS1893YI-10LF IDT, Integrated Device Technology Inc, ICS1893YI-10LF Datasheet - Page 92

no-image

ICS1893YI-10LF

Manufacturer Part Number
ICS1893YI-10LF
Description
PHYCEIVER LOW PWR 3.3V 64-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
PHYceiver™r
Type
PHY Transceiverr
Datasheets

Specifications of ICS1893YI-10LF

Protocol
MII
Voltage - Supply
3.14 V ~ 3.47 V
Mounting Type
Surface Mount
Package / Case
64-TQFP, 64-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Drivers/receivers
-
Lead Free Status / Rohs Status
Compliant
Other names
1893YI-10LF

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS1893YI-10LF
Manufacturer:
IDT
Quantity:
390
Part Number:
ICS1893YI-10LF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS1893YI-10LF
Manufacturer:
IDT
Quantity:
20 000
Part Number:
ICS1893YI-10LFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
7.12 Register 17: Quick Poll Detailed Status Register
ICS1893Y-10 Rev F 1/20/04
Table 7-18
register used to provide an STA with detailed status of the ICS1893Y-10 operations. During reset, it is
initialized to pre-defined default values.
Note:
1. For an explanation of acronyms used in
2. Most of this register’s bits are latching high or latching low, which allows the ICS1893Y-10 to capture
3. Although some of these status bits are redundant with other management registers, the ICS1893Y-10
Table 7-18. Quick Poll Detailed Status Register (register 17 [0x11])
17.15 Data rate
17.14 Duplex
17.13 Auto-Negotiation
17.12 Auto-Negotiation
17.11
17.10 100Base-TX signal
17.9
17.8
17.7
17.6
17.5
17.4
17.3
17.2
17.1
17.0
Bit
and save the occurrence of an event for an STA to read. (For more information on latching high and
latching low bits, see
provides this group of bits to minimize the number of Serial Management Cycles required to collect the
status data.
ICS1893Y-10 Data Sheet - Release
Progress Monitor Bit 2
Progress Monitor Bit 1
Auto-Negotiation
Progress Monitor Bit 0
lost
100BasePLL Lock
Error
False Carrier detect
Invalid symbol
detected
Halt Symbol detected
Premature End
detected
Auto-Negotiation
complete
100Base-TX signal
detect
Jabber detect
Remote fault
Link Status
lists the bits for the Quick-Poll Detailed Status Register. This register is a 16-bit read-only
Definition
Section 7.1.4.1, “Latching High Bits”
Copyright © 2004, Integrated Circuit Systems, Inc.
10 Mbps
Half duplex
Reference Decode Table
Reference Decode Table
Reference Decode Table
Valid signal
PLL locked
Normal Carrier or Idle
Valid symbols observed
No Halt Symbol received
Normal data stream
Auto-Negotiation in
process
Signal present
No jabber detected
No remote fault detected
Link is not valid
When Bit = 0
All rights reserved.
Table
92
7-18, see
Full duplex
Signal lost
PLL failed to lock
False Carrier
Invalid symbol received
Halt Symbol received
Stream contained two
IDLE symbols
Auto-Negotiation
complete
No signal present
Jabber detected
100 Mbps
Reference Decode Table
Reference Decode Table
Reference Decode Table
Remote fault detected
Link is valid
When Bit = 1
Chapter 1, “Abbreviations and
and
Section 7.1.4.2, “Latching Low
Chapter 7 Management Register Set
cess
Ac-
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
LMX
LMX
LMX
SF
LH
LH
LH
LH
LH
LH
LH
LH
LL
Acronyms”.
January, 2004
fault
De-
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bits”.)
Hex
0
0
0

Related parts for ICS1893YI-10LF