SC16C550IA44,512 NXP Semiconductors, SC16C550IA44,512 Datasheet - Page 9

no-image

SC16C550IA44,512

Manufacturer Part Number
SC16C550IA44,512
Description
IC UART SOT187-2
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SC16C550IA44,512

Features
Programmable
Number Of Channels
1, UART
Fifo's
16 Byte
Voltage - Supply
2.5V, 3.3V, 5V
With Auto Flow Control
Yes
With Irda Encoder/decoder
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Package / Case
44-LCC (J-Lead)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935270058512
SC16C550IA44
SC16C550IA44
Philips Semiconductors
Table 2:
[1]
6. Functional description
9397 750 11619
Product data
Symbol
V
V
IOW, IOW
XTAL1
XTAL2
CC
SS
In sleep mode, XTAL2 is left floating.
[1]
Pin description
Pin
PLCC44 LQFP48 DIP40
44
22
20, 21
18
19
42
18
16, 17
14
15
…continued
The SC16C550 provides serial asynchronous receive data synchronization,
parallel-to-serial and serial-to-parallel data conversions for both the transmitter and
receiver sections. These functions are necessary for converting the serial data
stream into parallel data that is required with digital data systems. Synchronization for
the serial data stream is accomplished by adding start and stop bits to the transmit
data to form a data character (character orientated protocol). Data integrity is insured
by attaching a parity bit to the data character. The parity bit is checked by the receiver
for any transmission bit errors. The SC16C550 is fabricated with an advanced CMOS
process to achieve low drain power and high speed requirements.
The SC16C550 is an upward solution that provides 16 bytes of transmit and receive
FIFO memory, instead of none in the 16C450. The SC16C550 is designed to work
with high speed modems and shared network environments that require fast data
processing time. Increased performance is realized in the SC16C550 by the larger
transmit and receive FIFOs. This allows the external processor to handle more
networking tasks within a given time. In addition, the four selectable levels of FIFO
trigger interrupt and automatic hardware/software flow control is uniquely provided for
maximum data throughput performance, especially when operating in a multi-channel
environment. The combination of the above greatly reduces the bandwidth
requirement of the external controlling CPU, increases performance, and reduces
power consumption.
The SC16C550 is capable of operation up to 3 Mbits/s with a 48 MHz external clock
input (at 5 V).
The rich feature set of the SC16C550 is available through internal registers.
Automatic hardware/software flow control, selectable receive FIFO trigger level,
selectable TX and RX baud rates, infrared encoder/decoder interface, modem
interface controls, and a sleep mode are some of these features. MCR[5] provides an
efficient hardware auto-flow control.
40
20
18, 19 I
16
17
Type
Power 2.5 V, 3.3 V or 5 V supply voltage.
Power Ground voltage.
I
O
Rev. 05 — 19 June 2003
Description
Write inputs. When either IOW or IOW is active (LOW or HIGH,
respectively) and while the UART is selected, the CPU is allowed to
write control words or data into a selected UART register. Only one of
these inputs is required to transfer data during a write operation; the
other input should be tied to its inactive level (i.e., IOW tied LOW or
IOW tied HIGH).
Crystal connection or External clock input.
Crystal connection or the inversion of XTAL1 if XTAL1 is driven.
UART with 16-byte FIFO and IrDA encoder/decoder
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.
SC16C550
9 of 52

Related parts for SC16C550IA44,512