TDA7440D STMicroelectronics, TDA7440D Datasheet - Page 7

IC PROCESSOR AUDIO DGTL 28-SOIC

TDA7440D

Manufacturer Part Number
TDA7440D
Description
IC PROCESSOR AUDIO DGTL 28-SOIC
Manufacturer
STMicroelectronics
Type
Audio Processorr
Datasheet

Specifications of TDA7440D

Applications
Hi-Fi Systems
Mounting Type
Surface Mount
Package / Case
28-SOIC (7.5mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TDA7440D
Manufacturer:
ST
Quantity:
5 510
Part Number:
TDA7440D
Manufacturer:
EXAR
Quantity:
5 510
Part Number:
TDA7440D
Manufacturer:
ST
Quantity:
20 000
Part Number:
TDA7440D013TR
Manufacturer:
SAMSUNG
Quantity:
600
Part Number:
TDA7440D013TR
Manufacturer:
ST
Quantity:
20 000
4
Data transmission from microprocessor to the TDA7440D and vice versa takes place through the 2 wires
I
must be connected).
4.1 Data Validity
As shown in fig. 11, the data on the SDA line must be stable during the high period of the clock. The HIGH
and LOW state of the data line can only change when the clock signal on the SCL line is LOW.
4.2 Start and Stop Conditions
As shown in fig. 12 a start condition is a HIGH to LOW transition of the SDA line while SCL is HIGH. The
stop condition is a LOW to HIGH transition of the SDA line while SCL is HIGH.
4.3 Byte Format
Every byte transferred on the SDA line must contain 8 bits. Each byte must be followed by an acknowledge
bit. The MSB is transferred first.
4.4 Acknowledge
The master (µP) puts a restive HIGH level on the SDA line during the acknowledge clock pulse (see fig.
13). The peripheral (audio processor) that acknowledges has to pull-down (LOW) the SDA line during this
clock pulse.
The audio processor which has been addressed has to generate an acknowledge after the reception of
each byte, otherwise the SDA line remains at the HIGH level during the ninth clock pulse time. In this case
the master transmitter can generate the STOP information in order to abort the transfer.
4.5 Transmission without Acknowledge
Avoiding to detect the acknowledge of the audio processor, the µP can use a simpler transmission: simply
it waits one clock without checking the slave acknowledging, and sends the new data.
This approach of course is less protected from misworking.
Figure 11. Data Validity on the I
Figure 12. Timing Diagram of I
Figure 13. Acknowledge on the I
2
C BUS interface, consisting of the two lines SDA and SCL (pull-up resistors to positive supply voltage
I
2
C BUS INTERFACE
SCL
SDA
SDA
SCL
START
SDA
SCL
START
2
CBUS
2
CBUS
2
MSB
CBUS
1
STABLE, DATA
DATA LINE
VALID
2
D99AU1033
D99AU1032
ALLOWED
CHANGE
DATA
3
7
8
ACKNOWLEDGMENT
FROM RECEIVER
STOP
D99AU1031
I
2
CBUS
9
TDA7440
7/17

Related parts for TDA7440D