EP4S100G3F45I1N Altera Corporation, EP4S100G3F45I1N Datasheet - Page 8

no-image

EP4S100G3F45I1N

Manufacturer Part Number
EP4S100G3F45I1N
Description
IC STRATIX IV FPGA 290K 1932FBGA
Manufacturer
Altera Corporation
Series
STRATIX® IV GTr
Datasheet

Specifications of EP4S100G3F45I1N

Number Of Logic Elements/cells
291200
Number Of Labs/clbs
11648
Total Ram Bits
17661952
Number Of I /o
781
Number Of Gates
-
Voltage - Supply
0.92 V ~ 0.98 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1932-BBGA
Lead Free Status
Lead free
Rohs Status
RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4S100G3F45I1N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP4S100G3F45I1N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4S100G3F45I1N
Manufacturer:
ALTERA
0
1–8
Stratix IV Device Handbook Volume 1
FPGA Fabric and I/O Features
The following sections describe the Stratix IV FPGA fabric and I/O features.
Device Core Features
Embedded Memory
Digital Signal Processing (DSP) Blocks
Clock Networks
Up to 531,200 LEs in Stratix IV GX and GT devices and up to 813,050 LEs in
Stratix IV E devices, efficiently packed in unique and innovative adaptive logic
modules (ALMs)
Ten ALMs per logic array block (LAB) deliver faster performance, improved logic
utilization, and optimized routing
Programmable power technology, including a variety of process, circuit, and
architecture optimizations and innovations
Programmable power technology available to select power-driven compilation
options for reduced static power consumption
TriMatrix embedded memory architecture provides three different memory block
sizes to efficiently address the needs of diversified FPGA designs:
Up to 33,294 Kb of embedded memory operating at up to 600 MHz
Each memory block is independently configurable to be a single- or dual-port
RAM, FIFO, ROM, or shift register
Flexible DSP blocks configurable as 9 x 9-bit, 12 x 12-bit, 18 x 18-bit, and 36 x 36-bit
full-precision multipliers at up to 600 MHz with rounding and saturation
capabilities
Faster operation due to fully pipelined architecture and built-in addition,
subtraction, and accumulation units to combine multiplication results
Optimally designed to support advanced features such as adaptive filtering, barrel
shifters, and finite and infinite impulse response (FIR and IIR) filters
Up to 16 global clocks and 88 regional clocks optimally routed to meet the
maximum performance of 800 MHz
Up to 112 and 132 periphery clocks in Stratix IV GX and Stratix IV E devices,
respectively
Up to 66 (16 GCLK + 22 RCLK + 28 PCLK) clock networks per device quadrant in
Stratix IV GX and Stratix IV GT devices
Up to 71 (16 GCLK + 22 RCLK + 33 PCLK) clock networks per device quadrant in
Stratix IV E devices
640-bit MLAB
9-Kb M9K
144-Kb M144K
Chapter 1: Overview for the Stratix IV Device Family
June 2011 Altera Corporation
Architecture Features

Related parts for EP4S100G3F45I1N