LFECP40 Lattice Semiconductor, LFECP40 Datasheet - Page 58

no-image

LFECP40

Manufacturer Part Number
LFECP40
Description
(LFEC Series) LatticeECP/EC Family Data Sheet
Manufacturer
Lattice Semiconductor
Datasheet
Lattice Semiconductor
sysCLOCK PLL Timing
f
f
f
f
f
AC Characteristics
t
t
t
t
t
t
t
t
t
t
t
t
1. Jitter sample is taken over 10,000 samples of the primary PLL output with clean reference clock.
2. Output clock is valid after tLOCK for PLL reset and dynamic delay adjustment.
3. Using LVDS output buffers.
4. Relative to CLKOP.
Rev F 0.17
IN
OUT
OUT2
VCO
PFD
DT
PH
OPJIT
SK
W
LOCK
PA
IPJIT
FBKDLY
HI
LO
RST
Parameter
4
2
1
Input Clock Frequency (CLKI, CLKFB)
Output Clock Frequency (CLKOP, CLKOS)
K-Divider Output Frequency (CLKOK)
PLL VCO Frequency
Phase Detector Input Frequency
Output Clock Duty Cycle
Output Phase Accuracy
Output Clock Period Jitter
Input Clock to Output Clock skew
Output Clock Pulse Width
PLL Lock-in Time
Programmable Delay Unit
Input Clock Period Jitter
External Feedback Delay
Input Clock High Time
Input Clock Low Time
RST Pulse Width
Descriptions
Over Recommended Operating Conditions
Default duty cycle elected
Fout >= 100MHz
Fout < 100MHz
Divider ratio = integer
At 90% or 10%
90% to 90%
10% to 10%
3-22
Conditions
3
DC and Switching Characteristics
LatticeECP/EC Family Data Sheet
3
0.195
Min.
420
100
0.5
0.5
25
25
25
45
10
1
Typ.
250
50
+/- 125
+/- 200
+/- 200
Max.
TBD
0.02
420
420
210
840
150
400
55
10
Units
UIPP
MHz
MHz
MHz
MHz
MHz
UI
ps
ps
ns
us
ps
ps
ns
ns
ns
ns
%

Related parts for LFECP40