w83194r-81 Winbond Electronics Corp America, w83194r-81 Datasheet - Page 8

no-image

w83194r-81

Manufacturer Part Number
w83194r-81
Description
100mhz Clock Chipset
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W83194R-81
Manufacturer:
Winbond
Quantity:
1 139
Part Number:
W83194R-81
Manufacturer:
EVERLIGHT
Quantity:
3 000
8.2 2-WIRE I
The clock generator is a slave I2C component which can be read back the data stored in the latches
for verification. All proceeding bytes must be sent to change one of the control bytes. The 2-wire
control interface allows each clock output individually enabled or disabled.
W83194R-81 initializes with default register settings, and then it optional to use the 2-wire control
interface.
The SDATA signal only changes when the SDCLK signal is low, and is stable when SDCLK is high
during normal data transfer. There are only two exceptions. One is a high-to-low transition on
SDATA while SDCLK is high used to indicate the beginning of a data transfer cycle. The other is a
low-to-high transition on SDATA while SDCLK is high used to indicate the end of a data transfer
cycle. Data is always sent as complete 8-bit bytes followed by an acknowledge generated.
Byte writing starts with a start condition followed by 7-bit slave address [1101 0010], command code
checking [0000 0000], and byte count checking.
acknowledge (low) on the SDATA wire will be generated by the clock chip. Controller can start to
write to internal I
Bytes sequence order for I
Set R/W to 1 when read back the data sequence is as follows, [1101 0011] :
8.3 SERIAL CONTROL REGISTERS
The Pin column lists the affected pin number and the @PowerUp column gives the state at true
power up. Registers are set to the values shown only on true power up. "Command Code" byte and
"Byte Count" byte must be sent following the acknowledge of the Address Byte. Although the data
(bits) in these two bytes are considered "don't care", they must be sent and will be acknowledge.
After that, the below described sequence (Register 0, Register 1, Register 2, ....) will be valid and
acknowledged.
Clock Address
A(6:0) & R/W
Clock Address
A(6:0) & R/W
2
C CONTROL INTERFACE
2
C registers after the string of data. The sequence order is as follows:
Ack
Ack
2
C controller :
8 bits dummy
Command code
Byte 0
Ack
Ack
- 8 -
8 bits dummy
Byte count
After successful reception of each byte, an
Byte 1
Publication Release Date: Dec. 1998
Ack
Ack
W83194R-81
Byte0,1,2...
until Stop
Byte2, 3, 4...
until Stop
PRELIMINARY
On power up, the
Revision 0.20

Related parts for w83194r-81