mc68332acpv25b1 Freescale Semiconductor, Inc, mc68332acpv25b1 Datasheet - Page 67

no-image

mc68332acpv25b1

Manufacturer Part Number
mc68332acpv25b1
Description
Technical Summary 32-bit Modular Microcontroller
Manufacturer
Freescale Semiconductor, Inc
Datasheet
FRZ1 — Freeze 1
FRZ0 — Freeze 0
Bits [12:8] — Not Implemented
SUPV — Supervisor/Unrestricted
IARB — Interrupt Arbitration Identification Number
QTEST — QSM Test Register
QILR — QSM Interrupt Levels Register
ILQSPI — Interrupt Level for QSPI
ILSCI — Interrupt Level of SCI
MC68332
MC68332TS/D
RESET:
15
0
0
The system software must stop each submodule before asserting STOP to avoid complications at re-
start and to avoid data corruption. The SCI submodule receiver and transmitter should be disabled, and
the operation should be verified for completion before asserting STOP. The QSPI submodule should be
stopped by asserting the HALT bit in SPCR3 and by asserting STOP after the HALTA flag is set.
FRZ1 determines what action is taken by the QSPI when the FREEZE signal of the IMB is asserted.
FREEZE is asserted whenever the CPU enters the background mode.
Reserved
SUPV defines the assignable QSM registers as either supervisor-only data space or unrestricted data
space.
The IARB field is used to arbitrate between simultaneous interrupt requests of the same priority. Each
module that can generate interrupt requests must be assigned a unique, non-zero IARB field value. Re-
fer to 3.8 Interrupts for more information.
QTEST is used during factory testing of the QSM. Accesses to QTEST must be made while the MCU
is in test mode.
QILR determines the priority level of interrupts requested by the QSM and the vector used when an in-
terrupt is acknowledged.
ILQSPI determines the priority of QSPI interrupts. This field must be given a value between $0 (inter-
rupts disabled) to $7 (highest priority).
ILSCI determines the priority of SCI interrupts. This field must be given a value between $0 (interrupts
disabled) to $7 (highest priority).
If ILQSPI and ILSCI are the same nonzero value, and both submodules simultaneously request inter-
rupt service, QSPI has priority.
0 = Ignore the FREEZE signal on the IMB
1 = Halt the QSPI (on a transfer boundary)
0 = User access
1 = Supervisor access
14
0
0
13
0
ILQSPI
0
Freescale Semiconductor, Inc.
11
For More Information On This Product,
0
10
0
Go to: www.freescale.com
ILSCI
0
8
0
7
QIVR
MOTOROLA
$YFFC02
$YFFC04
0
67

Related parts for mc68332acpv25b1