p89lpc935fdh NXP Semiconductors, p89lpc935fdh Datasheet - Page 39

no-image

p89lpc935fdh

Manufacturer Part Number
p89lpc935fdh
Description
8-bit Microcontroller With Accelerated Two-clock 80c51 Core 4 Kb/8 Kb 3 V Byte-erasable Flash With 8-bit A/d Converters
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
P89LPC935FDH
Manufacturer:
NXP
Quantity:
102
Part Number:
P89LPC935FDH
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
P89LPC935FDH
0
Part Number:
p89lpc935fdhЈ¬529
Manufacturer:
PH3
Quantity:
4 104
Philips Semiconductors
9397 750 15113
Product data sheet
8.20.2 Mode 1
8.20.3 Mode 2
8.20.4 Mode 3
8.20.5 Baud rate generator and selection
8.20.6 Framing error
10 bits are transmitted (through TXD) or received (through RXD): a start bit (logic 0),
8 data bits (LSB first), and a stop bit (logic 1). When data is received, the stop bit is stored
in RB8 in special function register SCON. The baud rate is variable and is determined by
the Timer 1 overflow rate or the baud rate generator (described in
rate generator and
11 bits are transmitted (through TXD) or received (through RXD): start bit (logic 0), 8 data
bits (LSB first), a programmable 9
transmitted, the 9
Or, for example, the parity bit (P, in the PSW) could be moved into TB8. When data is
received, the 9
bit is not saved. The baud rate is programmable to either
frequency, as determined by the SMOD1 bit in PCON.
11 bits are transmitted (through TXD) or received (through RXD): a start bit (logic 0), 8
data bits (LSB first), a programmable 9
the same as Mode 2 in all respects except baud rate. The baud rate in Mode 3 is variable
and is determined by the Timer 1 overflow rate or the baud rate generator (described in
Section 8.20.5 “Baud rate generator and
The P89LPC933/934/935/936 enhanced UART has an independent baud rate generator.
The baud rate is determined by a baud-rate preprogrammed into the BRGR1 and BRGR0
SFRs which together form a 16-bit baud rate divisor value that works in a similar manner
as Timer 1 but is much more accurate. If the baud rate generator is used, Timer 1 can be
used for other timing functions.
The UART can use either Timer 1 or the baud rate generator output (see
that Timer T1 is further divided by 2 if the SMOD1 bit (PCON.7) is cleared. The
independent baud rate generator uses CCLK.
Framing error is reported in the status register (SSTAT). In addition, if SMOD0 (PCON.6)
is logic 1, framing errors can be made available in SCON.7 respectively. If SMOD0 is
logic 0, SCON.7 is SM0. It is recommended that SM0 and SM1 (SCON.7:6) are set up
when SMOD0 is logic 0.
Fig 14. Baud rate sources for UART (Modes 1, 3)
baud rate generator
timer 1 overflow
(CCLK-based)
(PCLK-based)
th
data bit goes into RB8 in special function register SCON, while the stop
th
selection”).
data bit (TB8 in SCON) can be assigned the value of logic 0 or logic 1.
Rev. 06 — 20 June 2005
8-bit microcontroller with accelerated two-clock 80C51 core
2
th
SMOD1 = 1
SMOD1 = 0
data bit, and a stop bit (logic 1). When data is
th
P89LPC933/934/935/936
data bit, and a stop bit (logic 1). In fact, Mode 3 is
selection”).
SBRGS = 0
SBRGS = 1
1
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
16
or
baud rate modes 1 and 3
1
32
Section 8.20.5 “Baud
of the CPU clock
Figure
002aaa897
14). Note
39 of 75

Related parts for p89lpc935fdh