lpc2294hbd144-01 NXP Semiconductors, lpc2294hbd144-01 Datasheet - Page 21

no-image

lpc2294hbd144-01

Manufacturer Part Number
lpc2294hbd144-01
Description
16/32-bit Arm Microcontrollers 256 Kb Isp/iap Flash With Can, 10-bit Adc And External Memory Interface
Manufacturer
NXP Semiconductors
Datasheet
NXP Semiconductors
LPC2292_2294_6
Product data sheet
6.12.1 Features
6.13.1 Features
6.13.2 Features available in LPC2292/2294/01 only
6.13 SPI serial I/O controller
receivers can operate in either master or slave mode, depending on whether the chip has
to initiate a data transfer or is only addressed. The I
controlled by more than one bus master connected to it.
The I
I
The LPC2292/2294 each contain two SPIs. The SPI is a full duplex serial interface,
designed to be able to handle multiple masters and slaves connected to a given bus. Only
a single master and a single slave can communicate on the interface during a given data
transfer. During a data transfer the master always sends a byte of data to the slave, and
the slave always sends a byte of data to the master.
2
C-bus).
Compliant with standard I
Easy to configure as master, slave, or master/slave.
Programmable clocks allow versatile rate control.
Bidirectional data transfer between masters and slaves.
Multi-master bus (no central master).
Arbitration between simultaneously transmitting masters without corruption of serial
data on the bus.
Serial clock synchronization allows devices with different bit rates to communicate via
one serial bus.
Serial clock synchronization can be used as a handshake mechanism to suspend and
resume serial transfer.
The I
Compliant with Serial Peripheral Interface (SPI) specification.
Synchronous, Serial, Full Duplex communication.
Combined SPI master and slave.
Maximum data bit rate of
Eight to 16 bits per frame.
When the SPI interface is used in Master mode, the SSELn pin is not needed (can be
used for a different function).
2
C-bus implemented in LPC2292/2294 supports bit rate up to 400 kbit/s (Fast
2
C-bus may be used for test and diagnostic purposes.
Rev. 06 — 10 December 2007
16/32-bit ARM microcontrollers with external memory interface
1
2
C-bus interface.
8
of the input clock rate.
LPC2292/LPC2294
2
C-bus is a multi-master bus, it can be
© NXP B.V. 2007. All rights reserved.
21 of 54

Related parts for lpc2294hbd144-01