s5935qrc Applied Micro Circuits Corporation (AMCC), s5935qrc Datasheet - Page 39

no-image

s5935qrc

Manufacturer Part Number
s5935qrc
Description
Pci Product
Manufacturer
Applied Micro Circuits Corporation (AMCC)
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S5935QRC
Manufacturer:
TECCOR
Quantity:
12 000
S5935 – PCI Product
Table 8. PCI Status Register
AMCC Confidential and Proprietary
10:9
6:0
Bit
15
14
13
12
11
8
7
Detected Parity Error. This bit is set whenever a parity error is detected. It functions independently from the state of
Command Register Bit 6. This bit may be cleared by writing a 1 to this location.
Signaled System Error. This bit is set whenever the device asserts the signal SERR#. This bit can be reset by writing
a 1 to this location.
Received Master Abort. This bit is set whenever a bus master abort occurs. This bit can be reset by writing a 1 to this
location.
Received Target Abort. This bit is set whenever this device has one of its own initiated cycles terminated by the cur-
rently addressed target. This bit can be reset by writing a 1 to this location.
Signaled Target Abort. This bit is set whenever this device aborts a cycle when addressed as a target. This bit can be
reset by writing a 1 to this location.
Device Select Timing. These bits are read-only and define the signal behavior of DEVSEL# from this device when
accessed as a target.
Data Parity Reported. This bit is set upon the detection of a data parity error for a transfer involving the S5935 device
as the master. The Parity Error Enable bit (D6 of the Command Register) must be set in order for this bit to be set.
Once set, it can only be cleared by either writing a 1 to this location or by the assertion of the signal RESET#.
Fast Back-to-back Capable. When equal to 1, this indicates that the device can accept fast back-to-back cycles as a
target.
Reserved. Equal all 0’s.
Description
Revision 1.02 – June 27, 2006
Data Book
DS1527
39

Related parts for s5935qrc