AMD-K6 AMD [Advanced Micro Devices], AMD-K6 Datasheet - Page 243

no-image

AMD-K6

Manufacturer Part Number
AMD-K6
Description
AMD-K6 Processor
Manufacturer
AMD [Advanced Micro Devices]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AMD-K6-2
Manufacturer:
AMD
Quantity:
20 000
Part Number:
AMD-K6-2/233AFR
Manufacturer:
AMD
Quantity:
20 000
Part Number:
AMD-K6-2/350AFR
Manufacturer:
AMD
Quantity:
20 000
Part Number:
AMD-K6-2/400AFR
Manufacturer:
SMC
Quantity:
4
Part Number:
AMD-K6-2/475ACK
Manufacturer:
CPGA
Quantity:
20 000
Part Number:
AMD-K6-2/533AFX
Manufacturer:
INTEL
Quantity:
37
Part Number:
AMD-K6-2/533AFX
Manufacturer:
AMD
Quantity:
20 000
20695H/0—March 1998
12.2
Enter Stop Grant
State
Exit Stop Grant State
Chapter 12
Stop Grant State
After recognizing the assertion of STPCLK#, the AMD-K6
processor flushes its instruction pipelines, completes all
pending and in-progress bus cycles, and acknowledges the
STPCLK# assertion by executing a Stop Grant special bus cycle.
After BRDY# is sampled asserted during this cycle, and then
EWBE# is also sampled asserted, the processor enters the Stop
Grant state. The Stop Grant state is like the Halt state in that
the processor disables most of its internal clock distribution in
the Stop Grant state. In order to support the following
operations, the internal PLL still runs, and some internal
resources are still clocked in the Stop Grant state:
FLUSH# is not recognized in the Stop Grant state (unlike while
in the Halt state).
Upon entering the Stop Grant state, all signals driven by the
processor retain their state as they existed following the
completion of the Stop Grant special cycle.
The AMD-K6 processor remains in the Stop Grant state until it
samples STPCLK# negated or RESET asserted. If STPCLK# is
sampled negated, the processor returns to the Normal state in
less than 10 bus clock (CLK) periods. After the transition to the
Norm al state, the processor resumes execution at the
instruction boundary on which STPCLK# was initially
recognized.
If STPCLK# is recognized as negated in the Stop Grant state
and subsequently sampled asserted prior to returning to the
Normal state, the AMD-K6 processor guarantees that a
minimum of one instruction is executed prior to re-entering the
Stop Grant state.
Inquire cycles: The processor transitions to the Stop Grant
Inquire state during an inquire cycle. After returning to the
Stop Grant state following the inquire cycle, the processor
does not execute another Stop Grant special cycle.
Time Stamp Counter (TSC): The TSC continues to count in
the Stop Grant state.
Signal Sampling: The processor continues to sample INIT,
INTR, NMI, RESET, and SMI#.
Clock Control
AMD-K6
®
Processor Data Sheet
225

Related parts for AMD-K6