CY8C34_11 CYPRESS [Cypress Semiconductor], CY8C34_11 Datasheet - Page 52

no-image

CY8C34_11

Manufacturer Part Number
CY8C34_11
Description
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet
The PSoC Creator software program provides a user friendly
interface to configure the analog connections between the GPIO
and various analog resources and connections from one analog
resource to another. PSoC Creator also provides component
libraries that allow you to configure the various analog blocks to
perform application specific functions (PGA, transimpedance
amplifier, voltage DAC, current DAC, and so on). The tool also
generates API interface libraries that allow you to write firmware
that allows the communication between the analog peripheral
and CPU/Memory.
8.1 Analog Routing
The CY8C34 family of devices has a flexible analog routing
architecture that provides the capability to connect GPIOs and
different analog blocks, and also route signals between different
analog blocks. One of the strong points of this flexible routing
architecture is that it allows dynamic routing of input and output
connections to the different analog blocks.
For information on how to make pin selections for optimal analog
routing, refer to the application note,
PSoC® 5 - Pin Selection for Analog Designs.
8.1.1 Features
Document Number: 001-53304 Rev. *K
Flexible, configurable analog routing architecture
16 Analog globals (AG) and two analog mux buses
(AMUXBUS) to connect GPIOs and the analog blocks
Each GPIO is connected to one analog global and one analog
mux bus
8 Analog local buses (abus) to route signals between the
different analog blocks
AN58304 - PSoC® 3 and
8.1.2 Functional Description
Analog globals (AGs) and analog mux buses (AMUXBUS)
provide analog connectivity between GPIOs and the various
analog blocks. There are 16 AGs in the CY8C34 family. The
analog routing architecture is divided into four quadrants as
shown in
(AGL[0..3], AGL[4..7], AGR[0..3], AGR[4..7]). Each GPIO is
connected to the corresponding AG through an analog switch.
The analog mux bus is a shared routing resource that connects
to every GPIO through an analog switch. There are two
AMUXBUS routes in CY8C34, one in the left half (AMUXBUSL)
and one in the right half (AMUXBUSR), as shown in
Multiplexers and switches for input and output selection of the
analog blocks
Figure
8-2. Each quadrant has four analog globals
PSoC
®
3: CY8C34 Family
Data Sheet
Page 52 of 126
Figure
8-2.
[+] Feedback

Related parts for CY8C34_11