MC68HC908AS60MFN MOTOROLA [Motorola, Inc], MC68HC908AS60MFN Datasheet - Page 160

no-image

MC68HC908AS60MFN

Manufacturer Part Number
MC68HC908AS60MFN
Description
HCMOS Microcontroller Unit
Manufacturer
MOTOROLA [Motorola, Inc]
Datasheet
Clock Generator Module (CGM)
Technical Data
160
The operating range of the VCO is programmable for a wide range of
frequencies and for maximum immunity to external noise, including
supply and CGMXFC noise. The VCO frequency is bound to a range
from roughly one-half to twice the center-of-range frequency, f
Modulating the voltage on the CGMXFC pin changes the frequency
within this range. By design, f
frequency, f
CGMRCLK is the PLL reference clock, a buffered version of CGMXCLK.
CGMRCLK runs at a frequency, f
buffer. The buffer output is the final reference clock, CGMRDV, running
at a frequency f
The VCO’s output clock, CGMVCLK, running at a frequency f
back through a programmable modulo divider. The modulo divider
reduces the VCO clock by a factor, N. The divider’s output is the VCO
feedback clock, CGMVDV, running at a frequency f
10.4.2.4 Programming the PLL
The phase detector then compares the VCO feedback clock, CGMVDV,
with the final reference clock, CGMRDV. A correction pulse is generated
based on the phase difference between the two signals. The loop filter
then slightly alters the dc voltage on the external capacitor connected to
CGMXFC based on the width and direction of the correction pulse. The
filter can make fast or slow corrections depending on its mode, as
described in
the external capacitor and the reference frequency determines the
speed of the corrections and the stability of the PLL.
The lock detector compares the frequencies of the VCO feedback clock,
CGMVDV, and the final reference clock, CGMRDV. Therefore, the
speed of the lock detector is directly proportional to the final reference
frequency, f
condition based on this comparison.
Freescale Semiconductor, Inc.
For More Information On This Product,
Clock Generator Module (CGM)
RDV
NOM
Go to: www.freescale.com
10.4.2.2 Acquisition and Tracking
. The circuit determines the mode of the PLL and the lock
RDV
, (4.9152 MHz) times a linear factor L or (L)f
= f
RCLK
.
VRS
is equal to the nominal center-of-range
for more information.
RCLK
, and is fed to the PLL through a
MC68HC908AS60 — Rev. 1.0
Modes. The value of
VDV
= f
VCLK
VCLK
NOM
MOTOROLA
VRS
/N. See
.
, is fed
.

Related parts for MC68HC908AS60MFN