ATTIny2313-16MI ATMEL Corporation, ATTIny2313-16MI Datasheet - Page 28

no-image

ATTIny2313-16MI

Manufacturer Part Number
ATTIny2313-16MI
Description
8-bit AVR Microcontroller with 2K Bytes In-System Programmable Flash
Manufacturer
ATMEL Corporation
Datasheet
128 kHz Internal
Oscillator
Clock Prescale Register –
CLKPR
28
ATtiny2313/V
The 128 kHz Internal Oscillator is a low power Oscillator providing a clock of 128 kHz.
The frequency is nominal at 3 V and 25 C. This clock may be selected as the system
clock by programming the CKSEL Fuses to “0110 - 0111”.
When this clock source is selected, start-up times are determined by the SUT Fuses as
shown in Table 11.
Table 11. Start-up Times for the 128 kHz Internal Oscillator
• Bit 7 – CLKPCE: Clock Prescaler Change Enable
The CLKPCE bit must be written to logic one to enable change of the CLKPS bits. The
CLKPCE bit is only updated when the other bits in CLKPR are simultaneously written to
zero. CLKPCE is cleared by hardware four cycles after it is written or when CLKPS bits
are written. Rewriting the CLKPCE bit within this time-out period does neither extend the
time-out period, nor clear the CLKPCE bit.
• Bits 3..0 – CLKPS3..0: Clock Prescaler Select Bits 3 - 0
These bits define the division factor between the selected clock source and the internal
system clock. These bits can be written run-time to vary the clock frequency to suit the
application requirements. As the divider divides the master clock input to the MCU, the
speed of all synchronous peripherals is reduced when a division factor is used. The divi-
sion factors are given in Table 12.
To avoid unintentional changes of clock frequency, a special write procedure must be
followed to change the CLKPS bits:
1. Write the Clock Prescaler Change Enable (CLKPCE) bit to one and all other bits
2. Within four cycles, write the desired value to CLKPS while writing a zero to
Interrupts must be disabled when changing prescaler setting to make sure the write pro-
cedure is not interrupted.
The CKDIV8 Fuse determines the initial value of the CLKPS bits. If CKDIV8 is unpro-
grammed, the CLKPS bits will be reset to “0000”. If CKDIV8 is programmed, CLKPS bits
are reset to “0011”, giving a division factor of 8 at start up. This feature should be used if
the selected clock source has a higher frequency than the maximum frequency of the
device at the present operating conditions. Note that any value can be written to the
CLKPS bits regardless of the CKDIV8 Fuse setting. The Application software must
ensure that a sufficient division factor is chosen if the selected clock source has a higher
Bit
Read/Write
Initial Value
SUT1..0
00
01
10
11
in CLKPR to zero.
CLKPCE.
Start-up Time from Power-
CLKPCE
down and Power-save
R/W
7
0
6 CK
6 CK
6 CK
R
6
0
R
5
0
R
4
0
Additional Delay from
Reserved
14CK + 64 ms
14CK + 4 ms
CLKPS3
R/W
Reset
14CK
3
CLKPS2
See Bit Description
R/W
2
CLKPS1
R/W
Recommended Usage
BOD enabled
Fast rising power
Slowly rising power
1
CLKPS0
R/W
0
2543C–AVR–12/03
CLKPR

Related parts for ATTIny2313-16MI