XPC7445 Freescale Semiconductor, XPC7445 Datasheet - Page 5

no-image

XPC7445

Manufacturer Part Number
XPC7445
Description
RISC Microprocessor Hardware Specifications
Manufacturer
Freescale Semiconductor
Datasheet
MOTOROLA
At recommended operating conditions. See Table 4.
L3_CLK to high
impedance:
Notes:
1. Rise and fall times for the L3_CLK output are measured from 20% to 80% of GV
2. For DDR, all input specifications are measured from the midpoint of the signal in question to the midpoint voltage
3. For DDR, the input data will typically follow the edge of L3_ECHO_CLKn as shown in Figure 10 in the MPC7455
4. t
5. All output specifications are measured from the midpoint voltage of the rising (or for DDR write data, also the falling)
6. For DDR, the output data will typically lead the edge of L3_CLKn as shown in Figure 10 in the MPC7455 RISC
7. t
8. These configuration bits allow the AC timing of the L3 interface to be altered via software. They must be both set or
All other outputs
of the rising or falling edge of the input L3_ECHO_CLKn (see Figure 10 in the MPC7455 RISC Microprocessor
Hardware Specifications). Input timings are measured at the pins.
RISC Microprocessor Hardware Specifications. For consistency with other input setup time specifications, this will
be treated as negative input setup time.
an input signal that is valid for only a short time before and a short time after the midpoint between the rising and
falling (or falling and rising) edges of L3_ECHO_CLKn at any frequency.
edge of L3_CLK to the midpoint of the signal in question. The output timings are measured at the pins. All output
timings assume a purely resistive 50-Ω load (see Figure 8 in the MPC7455 RISC Microprocessor Hardware
Specifications).
Microprocessor Hardware Specifications. For consistency with other output valid time specifications, this will be
treated as negative output valid time.
launched by an internal clock delayed in phase by 90°. Therefore, there is a frequency component to the output valid
and output hold times such that the specified output signal will be valid for approximately one L3_CLK period
starting three-fourths of a clock prior to the edge on which the SRAM will sample it and ending one-fourth of a clock
period after the edge it will be sampled.
both cleared; other configurations will increase t
L3_ECHO_CLK
L3_CLK
Parameter
/4 is one-fourth the period of L3_CLKn. This parameter indicates that the specified output signal is actually
Table 12. L3 Bus Interface AC Timing Specifications for MSUG2 (continued)
/4 is one-fourth the period of L3_ECHO_CLKn. This parameter indicates that the MPC7455 can latch
MPC7455 Part Number Specification for the XPC74x5RXnnnNx Series
Symbol
t
L3CHOZ
Freescale Semiconductor, Inc.
L2CR[12] = 0 and L3CR[12] = 0
For More Information On This Product,
Min
Go to: www.freescale.com
t
L3_CLK
L3CSKW1
Max
All Speed Grades
/4 + 2.0
, which may cause unreliable L3 operation.
8
L2CR[12] = 1 and L3CR[12] = 1
Min
DD
t
.
L3_CLK
Max
/4 + 2.0
General Parameters
8
Unit Notes
ns
5

Related parts for XPC7445