GS8320E32GT-166I GSI [GSI Technology], GS8320E32GT-166I Datasheet
GS8320E32GT-166I
Related parts for GS8320E32GT-166I
GS8320E32GT-166I Summary of contents
Page 1
... Pb-Free 100-lead TQFP package available Functional Description Applications The GS8320E18/32/36T is a 37,748,736-bit high performance synchronous SRAM with a 2-bit burst address counter. Although of a type originally developed for Level 2 Cache applications supporting high performance CPUs, the device now finds application in synchronous SRAM applications, ranging from DSP main store to networking chip set support ...
Page 2
DDQ ...
Page 3
DDQ ...
Page 4
DQP DDQ ...
Page 5
TQFP Pin Description Symbol Type I ...
Page 6
Register – LBO ADV CK ADSC ADSP Power Down ZZ Control Note: Only x36 version shown ...
Page 7
Mode Pin Functions Mode Name Burst Order Control Output Register Control Power Down Control Note: There is a pull-up device on the FT pin and a pull-down device on the ZZ pin, so this input pin can be unconnected and ...
Page 8
Byte Write Truth Table Function GW Read H Read H Write byte a H Write byte b H Write byte c H Write byte d H Write all bytes H Write all bytes L Notes: 1. All byte outputs are ...
Page 9
Synchronous Truth Table Address Operation Used Deselect Cycle, Power Down Deselect Cycle, Power Down Deselect Cycle, Power Down Read Cycle, Begin Burst External Read Cycle, Begin Burst External Write Cycle, Begin Burst External Read Cycle, Continue Burst Read Cycle, Continue ...
Page 10
Notes: 1. The diagram shows only supported (tested) synchronous state transitions. The diagram presumes G is tied low. 2. The upper portion of the diagram assumes active use of only the Enable (E1) and Write (B that ADSP is tied ...
Page 11
Notes: 1. The diagram shows supported (tested) synchronous state transitions plus supported transitions that depend upon the use Use of “Dummy Reads” (Read Cycles with G High) may be used to make the transition from Read cycles ...
Page 12
Absolute Maximum Ratings (All voltages reference Symbol DDQ V I/O V Voltage on Other Input Pins IN I Input Current on Any Pin IN I Output Current on Any I/O Pin OUT P ...
Page 13
V Range Logic Levels DDQ3 Parameter V Input High Voltage DD V Input Low Voltage DD V I/O Input High Voltage DDQ V I/O Input Low Voltage DDQ Notes: 1. The part numbers of Industrial Temperature Range versions end the ...
Page 14
Undershoot Measurement and Timing 50% V – 2 20% tKC Capacitance 2 Parameter Input Capacitance Input/Output Capacitance Note: ...
Page 15
DC Electrical Characteristics Parameter Input Leakage Current (except mode pins) ZZInput Current FTInput Current Output Leakage Current (x36/x72) Output Leakage Current (x18) Output High Voltage Output High Voltage Output Low Voltage Rev: 1.01 10/2004 Specifications cited are subject to change ...
Page 16
Rev: 1.01 10/2004 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com. GS8320E18/32/36T-250/225/200/166/150/133 16/25 Preliminary © 2001, GSI Technology ...
Page 17
AC Electrical Characteristics Parameter Symbol Clock Cycle Time Clock to Output Valid Clock to Output Invalid Pipeline Clock to Output in Low-Z Setup time Hold time Clock Cycle Time Clock to Output Valid Clock to Output Invalid Flow Through Clock ...
Page 18
Begin Read A Cont CK ADSP tS tH ADSC tS ADV tS tH Ao– Ba– tOE DQa–DQd Hi-Z Rev: 1.01 10/2004 Specifications cited are subject ...
Page 19
Begin Read A Cont tKH tKH CK ADSP tS tH ADSC tH tS ADV tS tH Ao– Ba– and E3 only sampled with ADSP and ADSC ...
Page 20
... During normal operation, ZZ must be pulled low, either by the user or by its internal pull down resistor. When ZZ is pulled high, the SRAM will enter a Power Sleep mode after 2 cycles. At this time, internal state of the SRAM is preserved. When ZZ returns to low, the SRAM operates normally after 2 cycles of wake up time. ...
Page 21
TQFP Package Drawing (Package T) Symbol Description Min. Nom. Max A1 Standoff 0.05 A2 Body Thickness 1.35 b Lead Width 0.20 c Lead Thickness 0.09 D Terminal Dimension 21.9 D1 Package Body 19.9 E Terminal Dimension 15.9 E1 Package Body ...
Page 22
Ordering Information for GSI Synchronous Burst RAMs 1 Org Part Number GS8320E18T-250 GS8320E18T-225 GS8320E18T-200 GS8320E18T-166 GS8320E18T-150 GS8320E18T-133 GS8320E32T-250 1M ...
Page 23
... GS8320E18GT-250 GS8320E18GT-225 GS8320E18GT-200 GS8320E18GT-166 GS8320E18GT-150 GS8320E18GT-133 GS8320E32GT-250 GS8320E32GT-225 GS8320E32GT-200 GS8320E32GT-166 GS8320E32GT-150 GS8320E32GT-133 GS8320E36GT-250 GS8320E36GT-225 GS8320E36GT-200 GS8320E36GT-166 GS8320E36GT-150 GS8320E36GT-133 GS8320E18GT-250I GS8320E18GT-225I GS8320E18GT-200I ...
Page 24
... Ordering Information for GSI Synchronous Burst RAMs 1 Org Part Number GS8320E32GT-250I GS8320E32GT-225I GS8320E32GT-200I GS8320E32GT-166I GS8320E32GT-150I GS8320E32GT-133I GS8320E36GT-250I GS8320E36GT-225I GS8320E36GT-200I GS8320E36GT-166I GS8320E36GT-150I GS8320E36GT-133I Notes: 1. Customers requiring delivery in Tape and Reel should add the character “T” to the end of the part number. Example: GS8320E18T-150IT. ...
Page 25
... Sync SRAM Datasheet Revision History DS/DateRev. Code: Old; Types of Changes New Format or Content E 8320 18_r1 E 8320 18_r1; 8320E18_r1_01 Rev: 1.01 10/2004 Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com. GS8320E18/32/36T-250/225/200/166/150/133 • Creation of new datasheet • Updated format Content/Format • ...