K4D551638F-LC40000 Samsung, K4D551638F-LC40000 Datasheet - Page 3

no-image

K4D551638F-LC40000

Manufacturer Part Number
K4D551638F-LC40000
Description
No Discount To Anyone!
Manufacturer
Samsung
Datasheet
4M x 16Bit x 4 Banks Graphic Double Data Rate Synchronous DRAM
with Bi-directional Data Strobe and DLL
FEATURES
ORDERING INFORMATION
GENERAL DESCRIPTION
FOR 4M x 16Bit x 4 Bank GDDR SDRAM
• 2.6V + 0.1V power supply for device operation
• 2.6V + 0.1V power supply for I/O interface
• SSTL_2 compatible inputs/outputs
• 4 banks operation
• MRS cycle with address key programs
• All inputs except data & DM are sampled at the positive
• Differential clock input
• No Write-Interrupted by Read Function
The K4D551638F is 268,435,456 bits of hyper synchronous data rate Dynamic RAM organized as 4 x 4,194,304 words by
16 bits, fabricated with SAMSUNG
extremely high performance up to 1.1GB/s/chip. I/O transactions are possible on both edges of the clock cycle. Range of
operating frequencies, programmable burst length and programmable latencies allow the device to be useful for a variety
of high performance memory system applications.
K4D551638F-TC
1. K4D551638F-LC is the Lead Free package part number.
2. For the K4D551638F-TC60, VDD & VDDQ = 2.5V + 5%
3. For the K4D551638F-TC36, VDD & VDDQ = 2.8V + 0.1V
4. For the K4D551638F-TC33, VDD & VDDQ = 2.8V ~ 2.95V
going edge of the system clock
-. Read latency 3 (clock)
-. Burst length (2, 4 and 8)
-. Burst type (sequential & interleave)
K4D551638F-TC60*
K4D551638F-TC33
K4D551638F-TC36
K4D551638F-TC40
K4D551638F-TC50
Part NO.
Max Freq.
300MHz
275MHz
250MHz
200MHz
166MHz
s high performance CMOS technology. Synchronous features with Data Strobe allow
Max Data Rate
600Mbps/pin
550Mbps/pin
500Mbps/pin
400Mbps/pin
333Mbps/pin
- 3 -
• 2 DQS’s ( 1DQS / Byte )
• Data I/O transactions on both edges of Data strobe
• DLL aligns DQ and DQS transitions with Clock transition
• Edge aligned data & data strobe output
• Center aligned data & data strobe input
• DM for write masking only
• Auto & Self refresh
• 64ms refresh period (8K cycle)
• 66pin TSOP-II
• Maximum clock frequency up to 300MHz
• Maximum data rate up to 600Mbps/pin
Interface
SSTL_2
VDD & VDDQ
2.8V ~ 2.95V
2.5V+0.125V
256M GDDR SDRAM
2.8V+0.1V
2.6V+0.1V
Rev 2.1 (Apr. 2005)
66pin TSOP-II
Package

Related parts for K4D551638F-LC40000