S9S12GN32F0MFT Freescale Semiconductor, S9S12GN32F0MFT Datasheet - Page 578

no-image

S9S12GN32F0MFT

Manufacturer Part Number
S9S12GN32F0MFT
Description
16-bit Microcontrollers - MCU 16-bit32k Flash 2k RAM
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S9S12GN32F0MFT

Rohs
yes
Core
S12
Processor Series
MC9S12G
Data Bus Width
16 bit
Maximum Clock Frequency
25 MHz
Program Memory Size
32 KB
Data Ram Size
2048 B
On-chip Adc
Yes
Operating Supply Voltage
3.13 V to 5.5 V
Operating Temperature Range
- 40 C to + 85 C
Package / Case
TSSOP-20
Mounting Style
SMD/SMT
Digital Analog Converter (DAC_8B5V)
17.5.4
The “Unbuffered DAC” mode is selected by DACCNTL.DACM[2:0] = 0x4. During this mode the
unbuffered analog voltage from the DAC resistor network output is available on the DACU output pin. The
operational amplifier is disabled and the operational amplifier signals are disconnected from the AMP pins.
For decoding of the control signals see
17.5.5
The “Unbuffered DAC with Operational Amplifier” mode is selected by DACCTL.DACM[2:0] = 0x5.
During this mode the DAC resistor network and the operational amplifier are enabled and usable
independent from each other. The unbuffered analog voltage from the DAC resistor network output is
available on the DACU output pin.
The operational amplifier is disconnected from the DAC resistor network. All required amplifier signals,
AMP, AMPP and AMPM are available on the pins. The connection between the amplifier output and the
negative amplifier input is open. For decoding of the control signals see
17.5.6
The “Buffered DAC” mode is selected by DACCTL.DACM[2:0] = 0x7. During this is mode the DAC
resistor network and the operational amplifier are enabled. The analog output voltage from the DAC
resistor network output is buffered by the operational amplifier and is available on the AMP output pin.
The DAC resistor network output is disconnected from the DACU pin. For the decoding of the control
signals see
17.5.7
The DAC can provide an analog output voltage in two different voltage ranges:
580
analog output voltage = VOLATGE[7:0] x ((VRH-VRL) x 0.8) / 256) + 0.1 x (VRH-VRL) + VRL
FVR = 0, reduced voltage range
The DAC generates an analog output voltage inside the range from 0.1 x (VRH - VRL) + VRL to
0.9 x (VRH-VRL) + VRL with a resolution ((VRH-VRL) x 0.8) / 256, see equation below:
FVR = 1, full voltage range
The DAC generates an analog output voltage inside the range from VRL to VRH with a resolution
(VRH-VRL) / 256, see equation below:
Table
Mode “Unbuffered DAC”
Mode “Unbuffered DAC with Operational Amplifier”
Mode “Buffered DAC”
Analog output voltage calculation
analog output voltage = VOLTAGE[7:0] x (VRH-VRL) / 256 +VRL
17-7.
MC9S12G Family Reference Manual,
Table
17-7.
Rev.1.23
Table
17-7.
Freescale Semiconductor
Eqn. 17-1
Eqn. 17-2

Related parts for S9S12GN32F0MFT