S9S12G48F0MLHR Freescale Semiconductor, S9S12G48F0MLHR Datasheet - Page 283

no-image

S9S12G48F0MLHR

Manufacturer Part Number
S9S12G48F0MLHR
Description
16-bit Microcontrollers - MCU 16Bit 48KFlash 4096RAM MSCAN
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S9S12G48F0MLHR

Rohs
yes
Core
S12
Processor Series
MC9S12G
Data Bus Width
16 bit
Maximum Clock Frequency
25 MHz
Program Memory Size
48 KB
Data Ram Size
2 KB
On-chip Adc
Yes
Operating Supply Voltage
3.13 V to 5.5 V
Operating Temperature Range
- 40 C to + 125 C
Package / Case
LQFP-64
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S9S12G48F0MLHR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
If the interrupt source is unknown (for example, in the case where an interrupt request becomes inactive
after the interrupt has been recognized, but prior to the CPU vector request), the vector address supplied
to the CPU will default to that of the spurious interrupt vector.
6.4.3
The INT module supports three system reset exception request types (please refer to the Clock and Reset
generator module for details):
6.4.4
The priority (from highest to lowest) and address of all exception vectors issued by the INT module upon
request by the CPU is shown in
1
2
3
Freescale Semiconductor
(Vector base + 0x00F0–0x0082) Device specific I bit maskable interrupt sources (priority determined by the low byte of the
16 bits vector address based
D2D error interrupt on MCUs featuring a D2D initiator module, otherwise XIRQ pin interrupt
D2D interrupt on MCUs featuring a D2D initiator module, otherwise IRQ pin interrupt
1. Pin reset, power-on reset or illegal address reset, low voltage reset (if applicable)
2. Clock monitor reset request
3. COP watchdog reset request
(Vector base + 0x00F8)
(Vector base + 0x00F6)
(Vector base + 0x00F4)
(Vector base + 0x00F2)
(Vector base + 0x0080)
Vector Address
0xFFFC
0xFFFE
0xFFFA
Reset Exception Requests
Exception Priority
Care must be taken to ensure that all interrupt requests remain active until
the system begins execution of the applicable service routine; otherwise, the
exception request may not get processed at all or the result may be a
spurious interrupt request (vector at address (vector base + 0x0080)).
1
Pin reset, power-on reset, illegal address reset, low voltage reset (if applicable)
Clock monitor reset
COP watchdog reset
Unimplemented opcode trap
Software interrupt instruction (SWI) or BDM vector request
X bit maskable interrupt request (XIRQ or D2D error interrupt)
IRQ or D2D interrupt request
vector address, in descending order)
Spurious interrupt
Table 6-4. Exception Vector Map and Priority
Table
MC9S12G Family Reference Manual, Rev.1.23
6-4.
NOTE
3
Source
2
Interrupt Module (S12SINTV1)
285

Related parts for S9S12G48F0MLHR